

Edition 1.0 2024-03

# INTERNATIONAL STANDARD

# NORME INTERNATIONALE



Test methods for electrical materials, circuit boards and other interconnection structures and assemblies –

Part 2-720: Detection of defects in interconnection structures by measurement of capacitance

Méthodes d'essai pour les matériaux électriques, les cartes imprimées et autres structures d'interconnexion et ensembles — 2024

Partie 2-720 : Détection de défauts présents dans les structures bd/lee-61189-2-720-2024 d'interconnexion par mesurage de la capacité





# THIS PUBLICATION IS COPYRIGHT PROTECTED Copyright © 2024 IEC, Geneva, Switzerland

All rights reserved. Unless otherwise specified, no part of this publication may be reproduced or utilized in any form or by any means, electronic or mechanical, including photocopying and microfilm, without permission in writing from either IEC or IEC's member National Committee in the country of the requester. If you have any questions about IEC copyright or have an enquiry about obtaining additional rights to this publication, please contact the address below or your local IEC member National Committee for further information.

Droits de reproduction réservés. Sauf indication contraire, aucune partie de cette publication ne peut être reproduite ni utilisée sous quelque forme que ce soit et par aucun procédé, électronique ou mécanique, y compris la photocopie et les microfilms, sans l'accord écrit de l'IEC ou du Comité national de l'IEC du pays du demandeur. Si vous avez des questions sur le copyright de l'IEC ou si vous désirez obtenir des droits supplémentaires sur cette publication, utilisez les coordonnées ci-après ou contactez le Comité national de l'IEC de votre pays de résidence.

IEC Secretariat Tel.: +41 22 919 02 11

3, rue de Varembé info@iec.ch CH-1211 Geneva 20 www.iec.ch

Switzerland

#### About the IFC

The International Electrotechnical Commission (IEC) is the leading global organization that prepares and publishes International Standards for all electrical, electronic and related technologies.

### **About IEC publications**

The technical content of IEC publications is kept under constant review by the IEC. Please make sure that you have the latest edition, a corrigendum or an amendment might have been published.

#### IEC publications search - webstore.iec.ch/advsearchform

The advanced search enables to find IEC publications by a variety of criteria (reference number, text, technical committee, ...). It also gives information on projects, replaced and withdrawn publications.

### IEC Just Published - webstore.iec.ch/justpublished

Stay up to date on all new IEC publications. Just Published details all new publications released. Available online and once a month by email.

#### IEC Customer Service Centre - webstore.iec.ch/csc

If you wish to give us your feedback on this publication or need further assistance, please contact the Customer Service Centre: sales@iec.ch.

## IEC Products & Services Portal - products.iec.ch

Discover our powerful search engine and read freely all the publications previews, graphical symbols and the glossary. With a subscription you will always have access to up to date content tailored to your needs.

### Electropedia - www.electropedia.org

The world's leading online dictionary on electrotechnology, containing more than 22 500 terminological entries in English and French, with equivalent terms in 25 additional languages. Also known as the International Electrotechnical Vocabulary (IEV) online.

#### A propos de l'IEC

La Commission Electrotechnique Internationale (IEC) est la première organisation mondiale qui élabore et publie des Normes internationales pour tout ce qui a trait à l'électricité, à l'électronique et aux technologies apparentées.

### A propos des publications IEC

Le contenu technique des publications IEC est constamment revu. Veuillez vous assurer que vous possédez l'édition la plus récente, un corrigendum ou amendement peut avoir été publié.

## Recherche de publications IEC -

### webstore.iec.ch/advsearchform

La recherche avancée permet de trouver des publications IEC en utilisant différents critères (numéro de référence, texte, comité d'études, ...). Elle donne aussi des informations sur les projets et les publications remplacées ou retirées.

### IEC Just Published - webstore.iec.ch/justpublished

Restez informé sur les nouvelles publications IEC. Just Published détaille les nouvelles publications parues. Disponible en ligne et une fois par mois par email.

### Service Clients - webstore.iec.ch/csc

Si vous désirez nous donner des commentaires sur cette publication ou si vous avez des questions contactez-nous: sales@iec.ch.

# IEC Products & Services Portal - products.iec.ch

Découvrez notre puissant moteur de recherche et consultez gratuitement tous les aperçus des publications, symboles graphiques et le glossaire. Avec un abonnement, vous aurez toujours accès à un contenu à jour adapté à vos besoins.

#### Electropedia - www.electropedia.org

Le premier dictionnaire d'électrotechnologie en ligne au monde, avec plus de 22 500 articles terminologiques en anglais et en français, ainsi que les termes équivalents dans 25 langues additionnelles. Egalement appelé Vocabulaire Electrotechnique International (IEV) en ligne.



Edition 1.0 2024-03

# INTERNATIONAL STANDARD

# NORME INTERNATIONALE



Test methods for electrical materials, circuit boards and other interconnection structures and assemblies –

Part 2-720: Detection of defects in interconnection structures by measurement of capacitance

Méthodes d'essai pour les matériaux électriques, les cartes imprimées et autres structures d'interconnexion et ensembles — 2024

Partie 2-720 : Détection de défauts présents dans les structures beliec-61189-2-720-2024 d'interconnexion par mesurage de la capacité

INTERNATIONAL ELECTROTECHNICAL COMMISSION

COMMISSION ELECTROTECHNIQUE INTERNATIONALE

ICS 31.180 ISBN 978-2-8322-8327-1

Warning! Make sure that you obtained this publication from an authorized distributor.

Attention! Veuillez vous assurer que vous avez obtenu cette publication via un distributeur agréé.

# CONTENTS

| FOREWORD                                 | 3                                 |
|------------------------------------------|-----------------------------------|
| 1 Scope                                  | 5                                 |
| 2 Normative references                   | 5                                 |
| 3 Terms and definitions                  | 5                                 |
| 4 Objective                              | 5                                 |
| 5 Test specimen                          | 6                                 |
| 6 Test method                            | 6                                 |
| 7 Test procedures                        | 7                                 |
| 8 Report                                 | 8                                 |
| Annex A (informative) The capacitive tes | t method9                         |
| A.1 Test schematic                       | 9                                 |
| A.2 Test result                          | 9                                 |
| Figure 1 – Capacitance difference depend | ding on the defect of mouse bite6 |
| Figure 2 – Test specimen                 | 6                                 |
| Figure 3 – Schematic of the capacitance  | test method7                      |
| Figure A.1 – Test schematic              | Standards 9                       |
| Table 1 – Definition of uppercase        | am.da.r.dsitah.ai)8               |
|                                          | nen10                             |
|                                          |                                   |

IEC 61189-2-720:2024

https://standards.iteh.ai/catalog/standards/iec/bb9b08dc-b660-42ce-a203-9b43fd1b9ebd/iec-61189-2-720-2024

## INTERNATIONAL ELECTROTECHNICAL COMMISSION

# TEST METHODS FOR ELECTRICAL MATERIALS, CIRCUIT BOARDS AND OTHER INTERCONNECTION STRUCTURES AND ASSEMBLIES –

# Part 2-720: Detection of defects in interconnection structures by measurement of capacitance

## **FOREWORD**

- 1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation. IEC collaborates closely with the International Organization for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations.
- 2) The formal decisions or agreements of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees.
- 3) IEC Publications have the form of recommendations for international use and are accepted by IEC National Committees in that sense. While all reasonable efforts are made to ensure that the technical content of IEC Publications is accurate, IEC cannot be held responsible for the way in which they are used or for any misinterpretation by any end user.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC Publication and the corresponding national or regional publication shall be clearly indicated in the latter.
- 5) IEC itself does not provide any attestation of conformity. Independent certification bodies provide conformity assessment services and, in some areas, access to IEC marks of conformity. IEC is not responsible for any services carried out by independent certification bodies.
- 6) All users should ensure that they have the latest edition of this publication. 9b43 fd1b9ebd/iec-61189-2-720-2024
- 7) No liability shall attach to IEC or its directors, employees, servants or agents including individual experts and members of its technical committees and IEC National Committees for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC Publication or any other IEC Publications.
- 8) Attention is drawn to the Normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) IEC draws attention to the possibility that the implementation of this document may involve the use of (a) patent(s). IEC takes no position concerning the evidence, validity, or applicability of any claimed patent rights in respect thereof. As of the date of publication of this document, IEC had not received notice of (a) patent(s), which may be required to implement this document. However, implementers are cautioned that this may not represent the latest information, which may be obtained from the patent database available at https://patents.iec.ch. IEC shall not be held responsible for identifying any or all such patent rights.

IEC 61189-2-720 has been prepared by IEC technical committee 91: Electronics assembly technology. It is an International Standard.

The text of this International Standard is based on the following documents:

| Draft        | Report on voting |
|--------------|------------------|
| 91/1923/FDIS | 91/1934/RVD      |

Full information on the voting for the approval of this International Standard can be found in the report on voting indicated in the above table.

The language used for the development of this International Standard is English.

This document has been drafted in accordance with the ISO/IEC Directives, Part 2 2, and developed in accordance with ISO/IEC Directives, Part 1 and ISO/IEC Directives, IEC Supplement, available at www.iec.ch/members\_experts/refdocs. The main document types developed by IEC are described in greater detail at www.iec.ch/publications.

A list of all parts in the IEC 61189 series, published under the general title *Test methods for electrical materials, circuit boards and other interconnection structures and assemblies*, can be found on the IEC website.

Future standards in this series will carry the new general title as cited above. Titles of existing standards in this series will be updated at the time of the next edition.

The committee has decided that the contents of this document will remain unchanged until the stability date indicated on the IEC website under "http://webstore.iec.ch" in the data related to the specific document. At this date, the document will be

- reconfirmed,
- withdrawn, or
- revised.

IMPORTANT – The "colour inside" logo on the cover page of this document indicates that it contains colours which are considered to be useful for the correct understanding of its contents. Users should therefore print this document using a colour printer.

tps://standards.iteh.ai Document Preview

EC 61189-2-720:2024

https://standards.iteh.ai/catalog/standards/iec/bb9b08dc-b660-42ce-a203-9b43fd1b9ebd/iec-61189-2-720-2024

# TEST METHODS FOR ELECTRICAL MATERIALS, CIRCUIT BOARD AND OTHER INTERCONNECTION STRUCTURES AND ASSEMBLIES –

# Part 2-720: Detection of defects in interconnection structures by measurement of capacitance

# 1 Scope

This part of IEC 61189 provides a method to evaluate specific characteristics of circuit boards by measuring the capacitance between conductor traces and a ground plane and can be used for qualitative comparison of a test specimen to a reference board. This method is not intended for quantitative measurements and for assessment of conformity to a specification.

### 2 Normative references

The following documents are referred to in the text in such a way that some or all of their content constitutes requirements of this document. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies.

IEC 60194-2, Printed boards design, manufacture and assembly – Vocabulary – Part 2: Common usage in electronic technologies as well as printed board and electronic assembly technologies

# 3 Terms and definitions

For the purposes of this document, the terms and definitions given in IEC 60194-2 apply. No terms and definitions are listed in this document.

ISO and IEC maintain terminological databases for use in standardization at the following addresses:

- IEC Electropedia: available at http://www.electropedia.org/
- ISO Online browsing platform: available at http://www.iso.org/obp

# 4 Objective

For testing electrical characteristics of circuit board, generally an electrical open/short test that shall measure the resistance between nets is the main test method. This open/short test is possible only to look at the pass/the fail of circuits and not to look for any reliability issues of circuit board like as mouse bite, delamination, void, and crack. Therefore, the general electrical test has a limitation. Along with the capacitance test method, the electrical test method shall check the existing reliability issues of circuit boards and this standardization of the additional electrical test is necessary from the development stage. It is possible to accurately measure the differences in the capacitance values of circuit boards before and after the reliability test. This is sufficient for the development stage and reliability testing rather than in-production testing because of the long test time of electrical test. Other than the probing contact issues, there is no problem with the measurement uncertainty. It is possible to look for defects such as open/short, mouse bite, delamination, void, and so on by analysing the test defect nets. In looking for the capacitance test method, it shows the capacitance difference depending on the pad width, pad length, and pad distance as shown in Figure 1. Figure 1 shows the defect of mouse bite.

Dimensions in micromillimetres



Figure 1 - Capacitance difference depending on the defect of mouse bite

# 5 Test specimen

Figure 2 shows the test specimen with top test pads and bottom test pads. It shall be prepared to test real circuit boards and test coupons with a warpage specification of less than 2 mm for improving adhesion with the ground metal plate.



https://standards.iteh.ai/catalog/standards/iec/bb9b08dc-b660-42ce-a203-9b43fd1b9ebd/iec-61189-2-720-2024

Figure 2 - Test specimen

# 6 Test method

Figure 3 shows the schematic of the capacitance test method for measuring capacitance using a capacitance tester such as an LCR meter and Impedance tester. After contacting the ground metal plate of one side, the capacitance of all of pads of the other side shall be tested. The top probing tests and the bottom probing tests are conducted.



### (a) Top probing tests for all top pads



(b) Bottom probing tests for all bottom pads

Figure 3 - Schematic of the capacitance test method

# https://s7ndTest procedures/standards/iec/bb9b08dc-b660-42ce-a203-9b43fd1b9ebd/iec-61189-2-720-2024

The specimen shall be attached to the ground metal plate without any attached materials, and it may need the ground metal plate with the vacuum suction holes for improving the attachment between test specimen and ground metal plate. The 2-port capacitance tester shall be connected at each probing point and ground metal plate. If looking at the test schematic in Figure A.1, after attaching the test specimen to the ground metal plate, the 2-port impedance tester shall be connected to the pads of the test specimen and ground metal plate. The ground metal plate shall be the common ground and the capacitance shall be measured at each one-side probing point. Also, it is necessary to measure at each other-side probing point. After that, it shall analyze all the test results by comparing the average error ratio of all test specimens.

The test sequences to test the capacitance of circuit boards are as follows:

- 1) Reference board and test specimen shall be kept without packaging at standard laboratory conditions for a minimum of 24 h before measurement.
- 2) Looking for the reference values with the average value for each test pad by testing 10 specimens, then determining the high limit ratio and the low limit ratio.
- 3) Cleaning the contamination on the ground metal plate.
- 4) Putting the test specimen on the ground metal plate and attaching the vacuum suction without any attached materials.
- 5) Firstly, testing the capacitance characteristics of the one-side test specimen with the impedance tester.
- 6) Repeat sequence 2).

- 7) Secondly, attaching the other-side test specimen on the ground metal plate without any attached materials.
- 8) Testing the capacitance characteristics of test specimen with the impedance tester.
- 9) Comparing the capacitance characteristics of all of test results with the average error ratio according to high limit and low limit (referred to in Annex A).

Table 1 - Definition of uppercase

| Α                    | В                     | С                             | D                    | E                   | F                           |
|----------------------|-----------------------|-------------------------------|----------------------|---------------------|-----------------------------|
| REF-<br>VALUE<br>(F) | MEAS-<br>VALUE<br>(F) | Average<br>error<br>ratio (%) | High<br>LIMIT<br>(%) | Low<br>LIMIT<br>(%) | Judgement<br>(Pass/Failure) |

A = the average capacitance value of 10 times testing values

B = the measured capacitance value

$$C(\%) = (B/A) * 100$$

F(Pass) range =  $E \le C \le D$ 

F(Failure) range = E > C or C > D

10) Judging the pass/failure rate for the electrical characteristics of the circuit board.

# 8 Report

The test report shall include: 5:/standards.iteh.ai

- a) test schematic for the capacitance test method;
- b) measuring frequency;
- c) the impedance tester for measuring the capacitance used;
- d) the ground metal plate as the common ground used;
- e) humidity to room temperature;
- f) the date of the test;
- g) the room temperature under which the test was conducted;
- h) the test sequences;
- i) high limit and low limit;
- j) the table of the average error ratio for comparing all test results;
- k) the pass/failure rate of the circuit board.