# INTERNATIONAL STANDARD # IEC 62258-1 First edition 2005-08 # **Publication numbering** As from 1 January 1997 all IEC publications are issued with a designation in the 60000 series. For example, IEC 34-1 is now referred to as IEC 60034-1. #### Consolidated editions The IEC is now publishing consolidated versions of its publications. For example, edition numbers 1.0, 1.1 and 1.2 refer, respectively, to the base publication, the base publication incorporating amendment 1 and the base publication incorporating amendments 1 and 2. # Further information on IEC publications The technical content of IEC publications is kept under constant review by the IEC, thus ensuring that the content reflects current technology. Information relating to this publication, including its validity, is available in the IEC catalogue of publications (see below) in addition to new editions, amendments and corrigenda. Information on the subjects under consideration and work in progress undertaken by the technical committee which has prepared this publication, as well as the list of publications issued, is also available from the following: IEC Web Site (<u>www.iec.ch</u>) #### . Catalogue of IEC publications The on-line catalogue on the IEC web site (www.iec.ch/searchsub) enables you to search by a variety of criteria including text searches, technical committees and date of publication. On-line information is also available on recently issued publications, withdrawn and replaced publications, as well as corrigenda. #### • IEC Just Published This summary of recently issued (publications (www.iec.ch/online\_news/ justpub) is also available by email. Please contact the customer Service Centre (see below) for further information. Customer Service Centre If you have any questions regarding this publication or need further assistance, please contact the Customer Service Centre: Email: <u>custserv@iec.ch</u> Tel: +41 22 919 02 11 Fax: \+41 22 919 03 00 # INTERNATIONAL STANDARD # IEC 62258-1 First edition 2005-08 © IEC 2005 — Copyright - all rights reserved No part of this publication may be reproduced or utilized in any form or by any means, electronic or mechanical, including photocopying and microfilm, without permission in writing from the publisher. International Electrotechnical Commission, 3, rue de Varembé, PO Box 131, CH-1211 Geneva 20, Switzerland Telephone: +41 22 919 02 11 Telefax: +41 22 919 03 00 E-mail: inmail@iec.ch Web: www.iec.ch PRICE CODE W # CONTENTS | | REWORD | | | |-------------------|------------------------------------------------------------------|-------------------|--| | INT | RODUCTION | | | | 1 | Scope | | | | | Normative references | | | | | | | | | | Terms and definitions | | | | | 3.1 Basic definitions | | | | | 3.2 General terminology | | | | | 3.3 Semiconductor manufacturing and interconnection terminology. | 1 | | | 4 | General requirements | | | | | 4.1 General | 1. | | | | 4.2 Identity | 1 | | | | 4.3 Source | 1 | | | | 4.4 Function | 1 | | | | 4.5 Electrical and physical characteristics | 1 | | | | 4.6 Geometry | 1 | | | | 4.7 Connectivity | 1 | | | | 4.8 Documentation | 1 | | | | 4.9 Test and quality | 1 | | | | 4.10 Handling | 1 | | | | 4.11 Assembly | | | | | 4.12 Thermal data | | | | | 4.13 Models | 1 | | | 5 | Data exchange | 1 | | | 6 <sub>star</sub> | Requirements for bare die with and without connection structures | c-6225 <b>8</b> - | | | | 6.1 Form of supply | 1 | | | | 6.2 Die name | 1 | | | | 6.3 Die version | 1 | | | | 6.4 Manufacturer | 1 | | | | 6.5 Type number | 1 | | | | 6.6 Function | 1 | | | | 6.7 Information source | 1 | | | | 6.8 Data version | 1 | | | | 6.9 Units of measurement | 1 | | | | 6.10 Geometric view | 1 | | | | 6.11 Die size | 1 | | | | 6.12 Die thickness | 1 | | | | 6.13 Geometric origin | 1 | | | | 6.14 Dimension tolerances | 1 | | | | 6.15 Pad count | 1 | | | | 6.16 Pad information | 1 | | | | 6.17 Signal type | 1 | | | | 6.18 Technology | 1 | | | | 6.19 Semiconductor material | 1 | | | | 6.20 Substrate material | 1 | | | | 6.21 Substrate connection | 1 | | | | 6.22 Passivation material | 16 | |----|----------------------------------------------------------------|-----------------| | | 6.23 Pad metallization | 16 | | | 6.24 Backside finish | 16 | | | 6.25 Wafer size | 16 | | | 6.26 Wafer thickness | 16 | | | 6.27 Wafer map | 16 | | | 6.28 Power dissipation | 16 | | | 6.29 Operating temperature | | | | 6.30 Packing | | | | 6.31 Supplier | | | | 6.32 Bump material | | | | | 17 | | | | 17 | | | | 17 | | | | 17 | | | 6.37 Die fiducials | 17 | | 7 | Minimally packaged devices | | | , | | | | | 7.1 General | | | | 7.2 Terminal position | | | | 7.3 Terminal size | | | | 7.4 Number of terminals | | | | 7.5 Package size | | | | 7.6 Seated height | - | | | 7.7 Encapsulation material | _ | | | 7.8 Terminal material | 18 | | | 7.9 Package style code | | | 8 | Test, quality and reliability | 18 | | | 8.1 General | .2.2.5.18 -2005 | | | 8.2 Outgoing quality level | 18 | | | 8.3 Electrical parameters specified | 18 | | | 8.4 Compliance to standards | 18 | | | 8.5 Additional device screening | 19 | | | 8.6 Reliability | 19 | | | 8.7 Product status | | | 9 | Requirements for handling and shipping | 19 | | | 9.1 General | 19 | | | 9.2 Specific requirements for bare die or wafers - Die version | | | | 9.3 Specific requirements for wafers - Product grading | | | | 9.4 Special item requirements | | | 10 | Requirements for storage | | | 10 | • | | | | 10.1 General | | | | 10.2 Storage duration and conditions | | | | 10.3 Long-term storage | | | 11 | · · · · · · · · · · · · · · · · · · · | | | | 11.1 General | | | | 11.2 Attach methods and materials | | | | 11.3 Bonding method and materials | 22 | | Annex A (informative) Terminology | 23 | |------------------------------------------|----| | A.1 Assembly terminology | 23 | | A.2 Test terminology | 23 | | A.3 Semiconductor terminology | 25 | | A.4 Semiconductor assembly technology | 27 | | A.5 Design and simulation terminology | 28 | | A.6 Packing and delivery terminology | 31 | | A.7 Handling terminology | 32 | | | | | Annex B (informative) Acronyms | 33 | | B.1 Organizations and standards | 33 | | B.2 General terminology. | 33 | | B.3 Manufacturing and test terminology | 34 | | B.4 Semiconductors | 35 | | B.5 Design, simulation and data exchange | 35 | | B.6 Electronic technology | 36 | | B.7 Packaging. | 37 | | | | | Bibliography | 38 | | (https://standxdx.iteh.ai) | | | | | | Cun en review | | | | | | EC 62 58-1:2005 | | | ://standards.iteh.ai | | | | | | | | | | | | | | # INTERNATIONAL ELECTROTECHNICAL COMMISSION # SEMICONDUCTOR DIE PRODUCTS - # Part 1: Requirements for procurement and use #### **FOREWORD** - 1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation. IEC collaborates closely with the International Organization for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations. - 2) The formal decisions or agreements of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees. - 3) IEC Publications have the form of recommendations for international use and are accepted by IEC National Committees in that sense. While all reasonable efforts are made to ensure that the technical content of IEC Publications is accurate, IEC cannot be held responsible for the way in which they are used or for any misinterpretation by any end user. - 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC Publication and the corresponding national or regional publication shall be clearly indicated in the latter. - 5) IEC provides no marking procedure to indicate its approval and cannot be rendered responsible for any equipment declared to be in conformity with an IEC Publication. - 6) All users should ensure that they have the latest edition of this publication. - 7) No liability shall attach to IEO or its directors, employees, servants or agents including individual experts and members of its technical committees and IEO National Committees for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC Publication or any other IEC Publications - 8) Attention is drawn to the Normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication. - 9) Attention is drawn to the possibility that some of the elements of this IEC Publication may be the subject of patent rights. IEC shall not be held responsible for identifying any or all such patent rights. International Standard IEC 62258-1 has been prepared by IEC technical committee 47: Semiconductor devices. The text of this standard is based on the following documents: | FDIS | Report on voting | |--------------|------------------| | 47/1820/FDIS | 47/1832/RVD | Full information on the voting for the approval of this standard can be found in the report on voting indicated in the above table. This publication has been drafted in accordance with the ISO/IEC Directives, Part 2. -2.004 IEC 62258, as currently conceived, consists of the following parts, under the general title Semiconductor die products: Part 1: Requirements for procurement and use Part 2: Exchange data formats 1 Part 3: Recommendations for good practice in handling, packing and storage (Technical Report) <sup>1</sup> Part 4: Questionnaire for die users and suppliers (Technical Report) <sup>2</sup> Part 5: Requirements for information concerning electrical simulation <sup>2</sup> Part 6: Requirements for information concerning thermal simulation <sup>2</sup> Further parts may be added as required. A bilingual version of this publication may be issued at a later date. The committee has decided that the contents of this publication will remain unchanged until the maintenance result date indicated on the IEC web site under "http://webstore.iec.ch" in the data related to the specific publication. At this date, the publication will be - · reconfirmed; - · withdrawn; - · replaced by a revised edition, or - · amended. Et 62 58-1:2005 standards itch av 24 Stany rds oc/ 7/bda6/4170-46db-804b-5223326b05e6/jec-62258-1-200 <sup>1</sup> To be published. <sup>2</sup> In preparation. # **INTRODUCTION** This International Standard is based on the work carried out in the ESPRIT 4<sup>th</sup> Framework project GOOD-DIE which resulted in the publication of the ES59008 series of European specifications. Organizations that helped prepare this standard include the ESPRIT GOOD-DIE project, The Die Products Consortium, JEITA, JEDEC and ZVEI. # SEMICONDUCTOR DIE PRODUCTS - # Part 1: Requirements for procurement and use # 1 Scope This part of IEC 62258 has been developed to facilitate the production, supply and use of semiconductor die products, including - wafers, - singulated bare die, - die and wafers with attached connection structures, - minimally or partially encapsulated die and wafers. This standard defines the minimum requirements for the data which are needed to describe such die products and is intended as an aid in the design of and procurement of assemblies incorporating die products. It covers the requirements for data, including - product identity, - product data, - die mechanical information, - test, quality, assembly and reliability information, - handling, shipping and storage information. This standard covers the specific requirements for data needed to describe the geometrical properties of die, their physical properties and the means of connection necessary for their use in the development and manufacture of products. It also contains, in Annexes A and B, terminology and a list of common acronyms, respectively. # 2 Normative references The following referenced documents are indispensable for the application of this document. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies. IEC 60191-4:1999, Mechanical standardization of semiconductor devices – Part 4: Coding system and classification into forms of package outlines for semiconductor device packages Amendment 1 (2001) Amendment 2 (2002) IEC 61360-1:2002, Standard data element types with associated classification scheme for electric components – Part 1: Definitions – Principles and methods IEC 62258-2, Semiconductor die products – Part 2: Exchange data formats 3 ISO 14644-1:1999, Cleanrooms and associated controlled environments – Part 1: Classification of air cleanliness <sup>3</sup> To be published. # 3 Terms and definitions For the purposes of this document, the following terms apply. NOTE 1 All terms defined here are in addition to relevant terms defined in IEC 60050: International Electrotechnical Vocabulary. NOTE 2 Additional terms and acronyms are given for information in Annexes A and B. #### 3.1 Basic definitions #### 3.1.1 # die (singular or plural) separated piece(s) of semiconductor wafer that constitute(s) a discrete semiconductor or whole integrated circuit #### 3.1.2 #### wafer slice or flat disc, either of semiconductor material or of such a material deposited on a substrate, in which devices or circuits are simultaneously processed and which may be subsequently separated into die #### 3.1.3 # singulated die individual and distinct die which have been segarated from the wafer #### 3.1.4 #### bare die unpackaged discrete semiconductor or integrated circuit with pads on the upper surface suitable for interconnection to the substrate or package # 3.1.5 #### bare die with connection structures unpackaged die that have had added bumps, lead frames or other terminations to interconnect -2005 for electrical attachment NOTE Typically these can be die that have had solder or other metallic bumps added to the metallized pads on the die in the form of peripheral bumps or arrays (also known as flip-chip) or die that have had fine leads attached to the metallized pads on the die known as TAB. ### 3.1.6 #### minimally packaged die #### MPD die that have had some exterior packaging medium and interconnection structure added for protection and ease of handling NOTE This definition includes such packaging technologies as chip scale packages (CSP) in which the area of the package is not significantly greater than the area of the bare die. # 3.1.7 #### die device bare die, with or without connection structures, or a minimally packaged die # 3.2 General terminology #### 3.2.1 #### chip common parlance for die #### 3.2.2 # chip scale package chip size package #### **CSP** generic term for packaging technologies that result in a packaged part that is only marginally larger than the internal die #### 3.2.3 #### discrete (semiconductor) single two-, three- or four-terminal semiconductor device NOTE Discrete semiconductors include such devices as individual diodes, transistors and thyristors. #### 3.2.4 #### hybrid (circuit) module or encapsulated sub-assembly that comprises semiconductor die and printed or otherwise attached passive components NOTE Also see multi-chip module and multi-chip package. #### 3.2.5 #### known good die #### **KGD** qualification of a semiconductor die which indicates that the die has been tested to a specified or determined level of quality or "goodness" NOTE A commonly accepted definition of KGD is a die that has been tested and/or screened to quality levels that are of the same order as those applicable to the equivalent packaged parts #### 3.2.6 #### package total assembly which protects one or more electronic components from mechanical, environmental and electrical damage throughout its operational life and which provides means of interconnection # 3.2.7dards.iteh.ai ### packaging process of assembling one or more electronic components into a package NOTE The use of "packaging" as a participle (e.g. "When packaging ICs into dual-in-line packages ...") is deprecated. # 3.2.8 #### packing material which is used to protect electronic items from mechanical, environmental and electrical damage during transportation or storage and which is discarded prior to the incorporation of the item into its end application #### 3.2.9 #### multi-chip module # MCM module that contains two or more die and/or minimally packaged die NOTE Also see hybrid and multi-chip package. # 3.2.10 #### multi-chip package #### MCP package that contains two or more die and/or minimally packaged die NOTE Also see hybrid and multi-chip module.