# **IEC/PAS 62250**

Edition 1.0 2001-05



### PUBLICLY AVAILABLE SPECIFICATION



INTERNATIONAL ELECTROTECHNICAL COMMISSION



Reference number IEC/PAS 62250





# IPC-6012A with Amendment 1

Qualification and Performance

Specification for Rigid

Printed Boards

https://standards.iteh.&

<u>250:2001</u> cd23-44c0-9e94-335ee9eb15f7/iec-pas-62250-2001

IPC-6012A with Amendment 1 July 2000

A standard developed by IPC

Supersedes IPC-6012A October 1999



#### INTERNATIONAL ELECTROTECHNICAL COMMISSION

#### QUALIFICATION AND PERFORMANCE SPECIFICATION FOR RIGID PRINTED BOARDS

#### FOREWORD

A PAS is a technical specification not fulfilling the requirements for a standard, but made available to the public and established in an organization operating under given procedures.

IEC-PAS 62250 was submitted by the IPC (The Institute for Interconnecting and Packaging Electronic Circuits) and has been processed by IEC technical committee 91: Surface mounting technology.

| The text of this PAS is based on the following document: | This PAS was approved for<br>publication by the P-members of the<br>committee concerned as indicated in<br>the following document: |
|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Draft PAS                                                | Report on voting                                                                                                                   |
| 91/210/PAS                                               | 91/236/RVD                                                                                                                         |

Following publication of this PAS, the technical committee or subcommittee concerned will investigate the possibility of transforming the PAS into an International Standard.

An IEC-PAS licence of copyright and assignment of copyright has been signed by the IEC and IPC and is recorded at the Central Office.

The IPC has the leadership position on this publication, as suggested by the Surface Mount Council. Any input or suggestion from other persons of organizations, not apart of the IPC membership, has been coordinated by the IPC during the development process.

The IEC and its members are authorized to exploit the following document:

IPC-6012A Qualification and performance specification for rigid printed boards.

under the PAS procedures for the purpose of international standardization.

- 1) The IEC (International Electrotechnical Commission) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of the IEC is to promote international cooperation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, the IEC publishes International Standards. Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation. The IEC collaborates closely with the International Organization for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations.
- 2) The formal decisions of agreements of the IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested National Committees.
- 3) The documents produced have the form of recommendations for international use and are published in the form of standards, technical specifications, technical reports or guides and they are accepted by the National Committees in that sense.
- 4) In order to promote international unification, IEC National Committees undertake to apply IEC International Standards transparently to the maximum extent possible in their national and regional standards. Any divergence between the IEC Standard and the corresponding national or regional standard shall be clearly indicated in the latter.
- 5) The IEC provides no marking procedure to indicate its approval and cannot be rendered responsible for any equipment declared to be in conformity with one of its standards.
- 6) Attention is drawn to the possibility that some of the elements of this PAS may be the subject of patent rights. The IEC shall not be held responsible for identifying any or all such patent rights.



The Principles of Standardization In May 1995 the IPC's Technical Activities Executive Committee adopted Principles of Standardization as a guiding principle of IPC's standardization efforts.

#### **Standards Should:**

- Show relationship to Design for Manufacturability (DFM) and Design for the Environment (DFE)
- Minimize time to market
- Contain simple (simplified) language
- Just include spec information
- Focus on end product performance
- Include a feedback system on use and problems for future improvement

#### **Standards Should Not:**

- Inhibit innovation
- Increase time-to-market
- Keep people out
- Increase cycle time
- Tell you how to make something
- Contain anything that cannot be defended with data

#### Notice

IPC Standards and Publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and improvement of products, and assisting the purchaser in selecting and obtaining with minimum delay the proper product for his particular need. Existence of such Standards and Publications shall not in any respect preclude any member or nonmember of IPC from manufacturing or selling products not conforming to such Standards and Publication, nor shall the existence of such Standards and Publications preclude their voluntary use by those other than IPC members, whether the standard is to be used either domestically or internationally.

Recommended Standards and Publications are adopted by IPC without regard to whether their adoption may involve patents on articles, materials, or processes. By such action, IPC does not assume any liability to any patent owner, nor do they assume any obligation whatever to parties adopting the Recommended Standard or Publication. Users are also wholly responsible for protecting themselves against all claims of liabilities for patent infringement.

IPC Position Statement on Specification Revision Change

Why is there a charge for this standard? It is the position of IPC's Technical Activities Executive Committee (TAEC) that the use and implementation of IPC publications is voluntary and is part of a relationship entered into by customer and supplier. When an IPC standard/guideline is updated and a new revision is published, it is the opinion of the TAEC that the use of the new revision as part of an existing relationship is not automatic unless required by the contract. The TAEC recommends the use of the lastest revision. Adopted October 6. 1998

Your purchase of this document contributes to the ongoing development of new and updated industry standards. Standards allow manufacturers, customers, and suppliers to understand one another better. Standards allow manufacturers greater efficiencies when they can set up their processes to meet industry standards, allowing them to offer their customers lower costs.

IPC spends hundreds of thousands of dollars annually to support IPC's volunteers in the standards development process. There are many rounds of drafts sent out for review and the committees spend hundreds of hours in review and development. IPC's staff attends and participates in committee activities, typesets and circulates document drafts, and follows all necessary procedures to qualify for ANSI approval.

IPC's membership dues have been kept low in order to allow as many companies as possible to participate. Therefore, the standards revenue is necessary to complement dues revenue. The price schedule offers a 50% discount to IPC members. If your company buys IPC standards, why not take advantage of this and the many other benefits of IPC membership as well? For more information on membership in IPC, please visit www.ipc.org or call 847/790-5372.

Thank you for your continued support.



IPC-6012A with Amendment 1

# Qualification and Performance Specification for Rigid Printed Boards

Developed by the Rigid Board Performance Specifications Task Group (D-β3a) of the Rigid Printed Board Committee (D-30) of IPC

https://standards.iteh.

cd23-44c0-9e94-335ee9eb15f7/iec-pas-62250-2001

Users of this standard are encouraged to participate in the development of future revisions.

Contact:

IPC 2215 Sanders Road Northbrook, Illinois 60062-6135 Tel 847 509.9700 Fax 847 509.9798



#### FOREWORD

This specification is intended to provide information on the detailed performance criteria of rigid printed boards. It supersedes IPC-RB-276 and IPC-6012 and was developed as a revision to those documents. The information contained herein is also intended to supplement the generic requirements identified in IPC-6011. When used together, these documents should lead both manufacturer and customer to consistent terms of acceptability.

IPC's documentation strategy is to provide distinct documents that focus on specific aspects of electronic packaging issues. In this regard, document sets are used to provide the total information related to a particular electronic packaging topic. A document set is identified by a four digit number that ends in zero (0) (i.e., IPC-6010).

Included in the set is the generic information, which is contained in the first document of the set. The generic specification is supplemented by one or multiple performance documents, each of which provide a specific focus on one aspect of the topic or the technology selected.

Failure to have all information available prior to building a board may result in a conflict in terms of acceptability.

As technology changes, a performance specification will be updated, or new focus specifications will be added to the document set. The IPC invites input on the effectiveness of the documentation and encourages user response through completion of "Suggestions for Improvement" forms located at the end of each document.

## Acknowledgment

Any Standard involving a complex technology draws material from a vast number of sources. While the principal members of the Rigid Board Performance Specifications Task Group (D-33a) of the Rigid Printed Board Committee (D-30) are shown below, it is not possible to include all of those who assisted in the evolution of this standard. To each of them, the members of the IPC extend their gratitude.

| Rigid Printed Board<br>Committee                                        | Rigid Board Performance<br>SpecificationsTask Group              | Technical Liaison of the<br>IPC Board of Directors              |
|-------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------|
| Chair<br>C. Don Dupriest<br>Lockheed Martin Missiles and Space          | Chair<br>Lisa Greenleaf<br>Teradyne Connection System            | Stan Plzak Peter Bigelow<br>Pensar Corp. Beaver Brook Circuits  |
| Rigid Board Performance Specificati                                     | ons Task Group                                                   |                                                                 |
| Robyn L. Aagesen, Hadco Corp.<br>Dale E. Aldrich, Rockwell Collins      | Christopher Conklin, Lockheed<br>Martin Corp.                    | George S. Gerberick, Velie Circuits                             |
| Masamitsu Aoki, Toshiba Chemical Corp.                                  | David J. Corbett, Defense Supply<br>Center Columbus              | Becky A. Gillmouth, Merix<br>Corporation                        |
| Ivan E. Araktingi, AlliedSignal<br>Laminate Systems                     | Edward C. Couble, Shipley Co.<br>L.L.C.                          | Robert J. Gordon, Ford Motor Co.<br>Lisa A. Greenleaf, Teradyne |
| Jerry Arreola, PairGain Technologies                                    | Frank D. Cox, Trace Laboratories -                               | Connection System                                               |
| Lance A. Auer, Raytheon Missile<br>Systems Company                      | East<br>Charles Dal Currier, Ambitech Inc.                       | Russell S. Griffith, Tyco PCG/<br>Engineered Systems            |
| Richard A. Barnett, Compaq<br>Computer Corporation                      | Mukesh Dave, Lucent Technologies<br>Inc.                         | Grover Guerra, DSC<br>Communications Corporation                |
| Martin W. Bayes, Shipley Co. L.L.C.                                     | Michele J. DiFranza, The Mitre Corp.                             | Andrew J. Heidelberg, Micron                                    |
| Mary E. Bellon, Hughes Space & Communications Co.                       | Joe Dinrkop, Defense Supply Center<br>Columbus                   | Technology Inc.<br>Adam E. Hen, Celestica Inc.                  |
| Erik J. Bergum, Polyclad Laminates<br>Inc.                              | Fern Dove, Basic Electronics<br>Incorporated accd23-44c0-9e94-33 | Aram Henesian, Basic Electronics                                |
| John-Paul Besong, Rockwell Collins<br>Robert J. Block, Northron Crympon | C Don Dupriest, Lockheed Martin<br>Missiles and Space            | Steven A. Herrberg, Raytheon<br>Systems Company                 |
| ES&SD                                                                   | Frank Durso, MacDermid Inc.                                      | Ralph J. Hersey, Ralph Hersey &<br>Associates                   |
| Paul Boudreau, Raytheon Systems<br>Company                              | Air Transport Sys                                                | Phillip E. Hinton, Hinton -PWB-                                 |
| Vern Bradshaw, Microtek<br>Laboratories                                 | Philip J. Elias, Honeywell Inc. Air<br>Transport Sys             | Kazuo Hirasaka, Eastern Company                                 |
| Mark Buechner, Teradyne Connection<br>Systems                           | Werner Engelmaier, Engelmaier<br>Associates                      | Ltd.<br>Robert R. Holmes, Interconnection                       |
| Lewis Burnett, Honeywell Inc. BCAS                                      | Donna R. Fawcett, Hadco Santa                                    | Technology Resea                                                |
| Dennis J. Cantwell. Printed Circuits                                    | Clara Inc.                                                       | Lorraine Hook, Dynamic Details Inc.                             |
| Inc.                                                                    | Terry M. Fischer, Hitachi Chemical                               | Les Hymes, Les Hymes Associates                                 |
| Thomas A. Carroll, Hughes Space &<br>Communications Co                  | Co. America<br>Martin G. Freedman, Molex Inc.                    | Octavian Iordache, Viasystems<br>Canada Inc.                    |
| Pei-Liang Chen, Shanghai Printronics<br>Circuit                         | Mahendra S. Gandhi, Raytheon<br>Systems Company                  | William I. Jacobi, Sheldahl Inc.<br>Ted J. Jones, NSWC - Crane  |
| Kevin Y. Chen, 3M Company                                               | Floyd L. Gentry, Sandia National                                 | Roy M. Keen, Rockwell Collins                                   |
| Steve Collins, ANTEC International<br>Corporation                       | Labs Albuquerque                                                 | Cindy A. Kemp, Evenflo Company<br>Inc.                          |

| Thomas E. Kemp, Rockwell Collins    | Kelly J. Miller, CAE Electronics Ltd. | Karl A |
|-------------------------------------|---------------------------------------|--------|
| Young J. Kim, Yamamoto              | Joseph L. Mulcahy, Methode            | Inc.   |
| Manufacturing (USA) Inc             | Electronics Inc. East                 | Roddy  |
| Edward Knowles, Lockheed Martin     | Suzanne F. Nachbor, Honeywell Inc.    | Circ   |
| Astronautics                        | Bob Neves, Microtek Laboratories      | Kenne  |
| George T. Kotecki, Northrop         | William A. Ortloff, B/C Engineering   | Lowel  |
| Grumman Corporation                 | Nitin B. Parekh, Unisys Corporation   | Cen    |
| Richard L. Williams, Boeing         | Ron Payne, Primex Aerospace           | John L |
| Phantom Works                       | Company                               | David  |
| Leo P. Lambert, EPTAC Corporation   | Nat Perkinson, BroadBand              | Joseph |
| Clifford H. Lamson, Harris          | Technologies Inc.                     | Avtar  |
| Corporation                         | Richard Peyton, Lockheed Martin       | Daniel |
| Roger H. Landolt, Enthone-OMI Inc.  | Astronautics                          | Syst   |
| Douglas M. Laws, Viasystems         | Paul J. Quinn, Lockheed Martin        | Ronal  |
| Technologies Corp.                  | Michael R Green, Lockheed Martin      | George |
| Billy Lung, Lucent Technologies     | Missiles & Space                      | Ken T  |
| Inc/Bell Lab                        | Allan Read, Celistica International   | Robert |
| James F. Maguire, Intel Corporation | Inc.                                  | Fric I |
| Chris Mahanna, Robisan Laboratory   | Randy R. Reed, Merix Corporation      |        |
| Inc.                                | Johnie Roberts, Rockwell Collins      | Willia |
| Wesley R. Malewicz, Siemens         | David Rooke, Viasystems Ganada        | Con    |
| Medical Systems Inc.                | Inc.                                  | Clark  |
| Susan S. Mansilla, Robisan          | Mona L. Rudolph, Dynamic Circuits     | Dive   |
| Laboratory Inc.                     | Inc.                                  | Thoma  |
| William Dean, May, NSWC - Crane     | Jerry Ruiz, Velie Circuits Inc.       | Syst   |
| Brian C. McCrory, Delsen Testing    | David J. Russell, IBM Corp./Endicott  | Wally  |
| Labs                                | Elect. Pkgqg.                         | Inc.   |
| Renee J. Michalkiewicz, Trace       | Earl S. Sauer, Viasystems             |        |
| Laboratories - East                 | Technologies Corp. ca-cd23-44c0-9     |        |
|                                     |                                       |        |
|                                     |                                       |        |

IC. dy L. Scherff, Tyco Printed ircuits neth C. Selk, TRW vell Sherman, Defense Supply enter Columbus L. Stephens, Ambitech Inc. id D. Sullivan, Rockwell Collins ph T. Slanina, Honeywell, Inc. ar S. Takhar, Xerox Corporation iel R Tetter, Hughes Network ystems ald E. Thompson, NSWC - Crane rge C. Toman, Circuit Center Inc. Trude, Hadco Santa Clara Inc. ert Vanech L. Vollmar, Graphic Research LC am W. Ward, Raytheon Systems ompany k F. Webster, Precision iversified Industries mas B. Woodward, Raytheon ystems Company ly Younger, Nelco Technology

A. Sauter, Sun Microsystems

# **Table of Contents**

| 1 SC               | <b>OPE</b>                                              | 3.              |
|--------------------|---------------------------------------------------------|-----------------|
| 1.1                | Scope 1                                                 |                 |
| 1.2                | Purpose 1                                               | 3.              |
| 1.3                | Performance Classification and Type 1                   | 3.              |
| 1.3.1              | Classification 1                                        | 3.              |
| 1.3.2              | Board Type 1                                            | 3.              |
| 1.3.3              | Selection for Procurement 1                             | 3.              |
| 1.3.4              | Material, Plating Process and Final Finish 1            | 3.              |
| 2 AP               | PLICABLE DOCUMENTS                                      | 3.              |
| 2.1                | IPC 2                                                   | 3.              |
| 2.2                | Joint Industry Standards 3                              | 3.              |
| 2.3                | Federal 3                                               | 3.              |
| 2.4                | Other Publications                                      | 3.              |
| 2.4.1              | American Society for Testing and Materials 3            | ß.              |
| 2.4.2              | Underwriters Lab                                        | 3.              |
| 2.4.3              | National Electrical Manufacturers                       | 3.              |
| 2.4.4              | American Society for Quality Control                    | 3.              |
| 3 RE               | QUIREMENTS                                              | 3.              |
| 3.1                | General                                                 | Z.              |
| 3.2                | Materials Used in this Specification                    | $\overline{}_3$ |
| 3.2.1              | Laminates and Bonding Material for<br>Multilayer Boards | 3.              |
| 3.2.2 <sub>m</sub> | External Bonding Materials                              | $3_{2}$         |
| 3.2.3              | Other Dielectrie Materials                              | ).<br>2         |
| 3.2.4              | Metal Foils                                             | э.<br>2         |
| 3.2.5              | Metal Core                                              | э.<br>2         |
| 3.2.6              | Metallic Platings and Coatings 4                        | э.              |
| 3.2.7              | Organic Solderability Rreservative (OSP) 4              | 3.              |
| 3.2.8              | Polymer Coating (Solder Resist)                         |                 |
| 3.2.9              | Fusing Fluids and Fluxes 5                              | 3.              |
| 3.2.10             | Marking Inks                                            | 3.              |
| 3.2.11             | Hole Fill Insulation Material 5                         | 3.              |
| 3.2.12             | Heatsink Planes, External 5                             |                 |
| 3.3                | Visual Examination 5                                    | 3.              |
| 3.3.1              | Edges 6                                                 | 3               |
| 3.3.2              | Laminate Imperfections                                  | 5.              |
| 3.3.3              | Plating and Coating Voids in the Hole 6                 | 3.              |
| 3.3.4              | Lifted Lands 6                                          | 3.              |
| 3.3.5              | Marking 6                                               | 3.              |
| 3.3.6              | Solderability 6                                         | 3.              |
| 3.3.7              | Plating Adhesion7                                       | 3.              |
|                    |                                                         |                 |

| 3.3.8            | Edge Board Contact, Junction of Gold<br>Plate to Solder Finish7                           |
|------------------|-------------------------------------------------------------------------------------------|
| 3.3.9            | Workmanship7                                                                              |
| 3.4              | Board Dimensional Requirements                                                            |
| 3.4.1            | Hole Size and Hole Pattern Accuracy7                                                      |
| 3.4.2            | Annular Ring and Breakout (Internal)7                                                     |
| 3.4.3            | Annular Ring (External)                                                                   |
| 3.4.4            | Bow and Twist                                                                             |
| 3.5              | Conductor Definition                                                                      |
| 3.5.1            | Conductor Width and Thickness                                                             |
| 3.5.2            | Conductor Spacing                                                                         |
| 3.5.3            | Conductor Imperfections                                                                   |
| 3.5.4            | Conductive Surfaces                                                                       |
| 3.6              | Structural Integrity                                                                      |
| 3.6.1            | Thermal Stress Testing 11                                                                 |
| 3.6.2            | Requirements for Microsectioned Coupons<br>or Production Boards                           |
| 3.7              | Other Tests                                                                               |
| 3.7.1            | Metal Core (Horizontal Microsection)14                                                    |
| 3.7.2            | Rework Simulation14                                                                       |
| 3.7.8            | Bond Strength, Unsupported Component<br>Hole Land                                         |
| 3.8 <sup>-</sup> | Solder Resist (Solder Mask) Requirements 15                                               |
| 3.8.1            | Solder Resist Coverage 15                                                                 |
| 3.8.2            | Solder Resist Cure and Adhesion 15                                                        |
| 3.8.3            | Solder Resist Thickness                                                                   |
| 3.9              | Electrical Requirements 16                                                                |
| 3.9.1            | Dielectric Withstanding Voltage 16                                                        |
| 3.9.2            | Electrical Continuity and Insulation<br>Resistance                                        |
| 3.9.3            | Circuit/Plated-Through Shorts to Metal<br>Substrate                                       |
| 3.9.4            | Moisture and Insulation Resistance (MIR) 16                                               |
| 3.10             | Cleanliness                                                                               |
| 3.10.1           | Cleanliness Prior to Solder Resist<br>Application                                         |
| 3.10.2           | Cleanliness After Solder Resist, Solder, or<br>Alternative Surface Coating Application 17 |
| 3.10.3           | Cleanliness of Inner Layers After Oxide<br>Treatment Prior to Lamination                  |
| 3.11             | Special Requirements 17                                                                   |
| 3.11.1           | Outgassing 17                                                                             |
| 3.11.2           | Organic Contamination 17                                                                  |
| 3.11.3           | Fungus Resistance 17                                                                      |
| 3.11.4           | Vibration                                                                                 |
|                  |                                                                                           |

|                 | Figures                                        |  |
|-----------------|------------------------------------------------|--|
| APPENDIX A (24) |                                                |  |
| 5.2             | Superseded Specifications                      |  |
| 5.1             | Ordering Data                                  |  |
| 5 NO            | TES                                            |  |
| 4.3.1           | Coupon Selection 23                            |  |
| 4.3             | Quality Conformance Testing 23                 |  |
| 4.2.2           | Referee Tests                                  |  |
| 4.2.1           | C=0 Sampling Plan 18                           |  |
| 4.2             | Acceptance Tests                               |  |
| 4.1.2           | Sample Test Coupons                            |  |
| 4.1.1           | Qualification                                  |  |
| 4.1             | General                                        |  |
| 4 QU            | ALITY ASSURANCE PROVISIONS                     |  |
| 3.13            | Rework                                         |  |
| 3.12.1          | Circuit Repairs                                |  |
| 3.12            | Repair                                         |  |
| 3.11.9          | Surface Insulation Resistance<br>(As Received) |  |
| 3.11.8          | Thermal Shock                                  |  |
| 3.11.7          | Coefficient of Thermal Expansion (CTE) 18      |  |
| 3.11.6          | Impedance Testing 17                           |  |
| 3.11.5          | Mechanical Shock 17                            |  |
|                 |                                                |  |

| Figure 3-2B | Conductor Width Reduction                                                | 8  |
|-------------|--------------------------------------------------------------------------|----|
| Figure 3-3  | Separations at External Foil                                             | 10 |
| Figure 3-4  | Crack Definition                                                         | 10 |
| Figure 3-5  | Typical Microsection Evaluation Specimen<br>(Three Plated-Through Holes) | 13 |
| Figure 3-6  | Negative Etchback                                                        | 13 |
| Figure 3-7  | Metal Core to Plated-Through Hole<br>Spacing                             | 14 |

#### Tables

| Table 1-1  | Default Requirements 1                                      |
|------------|-------------------------------------------------------------|
| Table 3-1  | Metal Core Substrate                                        |
| Table 3-2  | Final Finish, Surface Plating Coating<br>Requirements       |
| Table 3-3  | Plating and Coating Voids Visual Examination 6              |
| Table 3-4  | Edge Board Contact Gap 7                                    |
| Table 3-5  | Minimum Internal and External Annular Ring 8                |
| Table 3-6  | Plated-Through Hole Integrity After Stress 9                |
| Table 37   | Internal Layer Foil Thickness After                         |
| $\sim$     | Processing 14                                               |
| Table 3-8  | External Conductor Thickness After Plating 14               |
| Table 3-9  | Solder Resist Adhesion 16                                   |
| Table 3-10 | Dielectric Withstanding Voltages 16                         |
| Table 3-11 | Insulation Resistance 16                                    |
| Table 4-1  | Qualification Test Coupons 19                               |
| Table 4-2  | C=0 Sampling Plan (Sample Size for<br>Specific Index Value) |
| Table 4-3  | Acceptance Testing and Frequency 20                         |
| Table 4-4  | Quality Conformance Testing                                 |
|            |                                                             |

Figures

- Figure 3-1 Annular Ring Measurement Figure 3-2A Breakout of 90° and 180°

8

8