



Edition 1.0 2007-09

# TECHNICAL SPECIFICATION

Integrated circuits – Measurement of impulse immunity – W Part 2: Synchronous transient injection method (Standards.iten.ai)

> IEC TS 62215-2:2007 https://standards.iteh.ai/catalog/standards/sist/882d29a2-b31a-44c9-abdabb300f2b0f1b/iec-ts-62215-2-2007





# THIS PUBLICATION IS COPYRIGHT PROTECTED

#### Copyright © 2007 IEC, Geneva, Switzerland

All rights reserved. Unless otherwise specified, no part of this publication may be reproduced or utilized in any form or by any means, electronic or mechanical, including photocopying and microfilm, without permission in writing from either IEC or IEC's member National Committee in the country of the requester.

If you have any questions about IEC copyright or have an enquiry about obtaining additional rights to this publication, please contact the address below or your local IEC member National Committee for further information.

IEC Central Office 3, rue de Varembé CH-1211 Geneva 20 Switzerland Email: inmail@iec.ch Web: www.iec.ch

#### About the IEC

The International Electrotechnical Commission (IEC) is the leading global organization that prepares and publishes International Standards for all electrical, electronic and related technologies.

#### **About IEC publications**

The technical content of IEC publications is kept under constant review by the IEC. Please make sure that you have the latest edition, a corrigenda or an amendment might have been published.

Catalogue of IEC publications: <u>www.iec.ch/searchpub</u>

The IEC on-line Catalogue enables you to search by a variety of criteria (reference number, text, technical committee,...). It also gives information on projects, withdrawn and replaced publications.

• IEC Just Published: www.tec.ch/online news/justpub Stay up to date on all new IEC publications. Just Published details twice a month all new publications released. Available on-line and also by email.

Electropedia: <u>www.electropedia.org</u> (Standards.iteh.ai)
The world's leading online dictionary of electronic and electrical terms containing more than 20 000 terms and definitions in English and French, with equivalent terms in additional languages. Also known as the International Electrotechnical Vocabulary online.

Customer Service Centres: <u>www.eccch/websitore/custserv</u>lards/sist/882d29a2-b31a-44c9-abda-

If you wish to give us your feedback on this publication for need further assistance, please visit the Customer Service Centre FAQ or contact us:

Email: <u>csc@iec.ch</u> Tel.: +41 22 919 02 11 Fax: +41 22 919 03 00





Edition 1.0 2007-09

# TECHNICAL SPECIFICATION

Integrated circuits - Measurement of impulse immunity E W Part 2: Synchronous transient injection method ai)

> IEC TS 62215-2:2007 https://standards.iteh.ai/catalog/standards/sist/882d29a2-b31a-44c9-abdabb300f2b0f1b/iec-ts-62215-2-2007

INTERNATIONAL ELECTROTECHNICAL COMMISSION

PRICE CODE

ISBN 2-8318-9305-4

. .

# CONTENTS

| FO  | REW                                     | ORD                                                                     |                                                                                                                     | 4  |  |  |
|-----|-----------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----|--|--|
| INT | ROD                                     | UCTION                                                                  | ۱                                                                                                                   | 6  |  |  |
|     |                                         |                                                                         |                                                                                                                     |    |  |  |
| 1   | Scope                                   |                                                                         |                                                                                                                     |    |  |  |
| 2   | Normative references                    |                                                                         |                                                                                                                     |    |  |  |
| 3   | Terms and definitions                   |                                                                         |                                                                                                                     |    |  |  |
| 4   | General                                 |                                                                         |                                                                                                                     |    |  |  |
| •   | 4.1 Introduction                        |                                                                         |                                                                                                                     |    |  |  |
|     | 4.2                                     |                                                                         |                                                                                                                     |    |  |  |
|     | 4.3 Set-up concept                      |                                                                         |                                                                                                                     |    |  |  |
|     | 4.4 Response signal                     |                                                                         |                                                                                                                     |    |  |  |
|     | 4.5                                     | Coupling networks                                                       |                                                                                                                     |    |  |  |
|     |                                         | 4.5.1                                                                   | General                                                                                                             |    |  |  |
|     |                                         | 4.5.2                                                                   | Design of coupling networks                                                                                         |    |  |  |
|     |                                         | 4.5.3                                                                   | Coupling network for the ground/ $V_{ss}$ pin(s)                                                                    |    |  |  |
|     |                                         | 4.5.4                                                                   | Coupling network for the supply/ V <sub>dd</sub> pin(s)                                                             |    |  |  |
|     |                                         | 4.5.5                                                                   | Coupling network for the I/O pin(s)                                                                                 |    |  |  |
|     |                                         | 4.5.6                                                                   | Coupling network for the reference pins                                                                             | 13 |  |  |
|     |                                         | 4.5.7                                                                   |                                                                                                                     |    |  |  |
|     | 4.6                                     | Test c                                                                  | Coupling network verification<br>ircuit board                                                                       | 14 |  |  |
|     |                                         | 4.6.1                                                                   | General<br>IC pin loading / termination<br>https://standards.iteh.a/catalog/standards/sist/882d29a2-b31a-44c9-abda- | 14 |  |  |
|     |                                         | 4.6.2                                                                   | IC pin loading / termination                                                                                        | 14 |  |  |
|     |                                         | 4.6.3                                                                   | Power supply requirements                                                                                           | 15 |  |  |
|     | 4.7                                     | IC specific considerations                                              |                                                                                                                     |    |  |  |
|     |                                         | 4.7.1                                                                   | IC supply voltage                                                                                                   | 15 |  |  |
|     |                                         | 4.7.2                                                                   | IC decoupling                                                                                                       | 15 |  |  |
|     |                                         | 4.7.3                                                                   | Activity of IC                                                                                                      |    |  |  |
|     |                                         | 4.7.4                                                                   | Guidelines for IC stimulation                                                                                       |    |  |  |
|     |                                         | 4.7.5                                                                   | IC monitoring                                                                                                       |    |  |  |
|     |                                         | 4.7.6                                                                   | IC stability over time                                                                                              |    |  |  |
| 5   | Test conditions                         |                                                                         |                                                                                                                     |    |  |  |
|     | 5.1                                     | Defau                                                                   | It test conditions                                                                                                  | 16 |  |  |
|     |                                         | 5.1.1                                                                   | General                                                                                                             | 16 |  |  |
|     |                                         | 5.1.2                                                                   | Ambient conditions                                                                                                  | 16 |  |  |
|     |                                         | 5.1.3                                                                   | Ambient temperature                                                                                                 |    |  |  |
|     | 5.2 Impulse immunity of the test set-up |                                                                         |                                                                                                                     |    |  |  |
| 6   | Test set-up                             |                                                                         |                                                                                                                     |    |  |  |
|     | 6.1                                     | Gener                                                                   | al                                                                                                                  | 16 |  |  |
|     | 6.2                                     | .2 Test equipment1                                                      |                                                                                                                     |    |  |  |
|     | 6.3                                     |                                                                         |                                                                                                                     |    |  |  |
|     | 6.4                                     |                                                                         |                                                                                                                     |    |  |  |
|     | 6.5                                     | 6.5 Calculation of time step and number of measurements to be conducted |                                                                                                                     |    |  |  |
|     | 6.6                                     | •                                                                       |                                                                                                                     |    |  |  |
|     | 6.7                                     | 5                                                                       |                                                                                                                     |    |  |  |
|     | 6.8                                     | Syster                                                                  | n verification                                                                                                      | 19 |  |  |

| 7 Test report                                                                                   | 20 |
|-------------------------------------------------------------------------------------------------|----|
| 7.1 General                                                                                     | 20 |
| 7.2 Immunity limits or levels                                                                   | 20 |
| 7.3 Performance classes                                                                         | 20 |
| 7.4 Interpretation and comparison of results                                                    | 20 |
| Annex A (informative) Flow chart of the software used in a microcontroller                      | 21 |
| Annex B (informative) Flow chart for the set-up control S/W (bus control program)               | 22 |
| Annex C (informative) Test board requirements                                                   | 23 |
| Bibliography                                                                                    | 27 |
| Figure 1 – Synchronous transient injection immunity methodology waveforms                       | 9  |
| Figure 2 – Test set-up diagram for synchronous transient injection immunity testing             | 10 |
| Figure 3 – Circuit diagram of the coupling network for ground/ V <sub>ss</sub> pin(s) of an IC  | 11 |
| Figure 4 – Method to impose synchronous transient injection into ground/ V <sub>ss</sub> pin(s) | 11 |
| Figure 5 – Circuit diagram of the coupling network for supply/ V <sub>dd</sub> pin(s) of an IC  | 12 |
| Figure 6 – Method to impose synchronous transient injection into supply/ V <sub>dd</sub> pin(s) | 12 |
| Figure 7 – Method to impose synchronous transient injection into I/O pins                       | 13 |
| Figure 8 – Measurement set-up for synchronous transient injection                               | 16 |
| Figure 9 – The waveforms (not in scale) appearing in the test set-up                            | 18 |
| Figure A.1 – Test code flow chart                                                               |    |
| Figure B.1 – Test measurementiflow chart/standards/sist/882d29a2-b31a-44c9-abda-                | 22 |
| Figure C.1 – Typical test board topology                                                        | 26 |
| Table 1 – IC pin loading recommendations                                                        | 14 |
| Table C.1 – Position of vias over the board                                                     | 23 |

## INTERNATIONAL ELECTROTECHNICAL COMMISSION

# INTEGRATED CIRCUITS – MEASUREMENT OF IMPULSE IMMUNITY –

#### Part 2: Synchronous transient injection method

#### FOREWORD

- 1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committee; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations.
- The formal decisions or agreements of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees.
- 3) IEC Publications have the form of recommendations for international use and are accepted by IEC National Committees in that sense. While all reasonable efforts are made to ensure that the technical content of IEC Publications is accurate, IEC cannot be held responsible for the way in which they are used or for any misinterpretation by any end user.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC Publication and the corresponding national or regional publication shall be clearly indicated in the latter.
- 5) IEC provides no marking procedure to indicate its approval and cannot be rendered responsible for any equipment declared to be in conformity with an IEC Publication. 2-2007
- 6) All users should ensure that they have the latest edition of this publication.
- 7) No liability shall attach to IEC or its directors, employees, servants or agents including individual experts and members of its technical committees and IEC National Committees for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC Publication or any other IEC Publications.
- 8) Attention is drawn to the Normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) Attention is drawn to the possibility that some of the elements of this IEC Publication may be the subject of patent rights. IEC shall not be held responsible for identifying any or all such patent rights.

The main task of IEC technical committees is to prepare International Standards. In exceptional circumstances, a technical committee may propose the publication of a technical specification when

- the required support cannot be obtained for the publication of an International Standard, despite repeated efforts, or
- the subject is still under technical development or where, for any other reason, there is the future but no immediate possibility of an agreement on an International Standard.

Technical specifications are subject to review within three years of publication to decide whether they can be transformed into International Standards.

IEC 62215-2, which is a technical specification, has been prepared by subcommittee 47A: Integrated circuits, of IEC technical committee 47: Semiconductor devices.

The text of this technical specification is based on the following documents:

| Enquiry draft | Report on voting |
|---------------|------------------|
| 47A/762/DTS   | 47A/769A/RVC     |

Full information on the voting for the approval of this technical specification can be found in the report on voting indicated in the above table.

This publication has been drafted in accordance with the ISO/IEC Directives, Part 2.

A list of all the parts in the IEC 62215 series, under the general title *Integrated circuits* – *Measurement of impulse immunity*, can be found on the IEC website.

The committee has decided that the contents of this publication will remain unchanged until the maintenance result date indicated on the IEC web site under "http://webstore.iec.ch" in the data related to the specific publication. At this date, the publication will be

- transformed into an International standard,
- reconfirmed,
- withdrawn,
- · replaced by a revised edition, or
- amended. **iTeh STANDARD PREVIEW**

A bilingual version of this publication may be issued at a later date.

IEC TS 62215-2:2007 https://standards.iteh.ai/catalog/standards/sist/882d29a2-b31a-44c9-abdabb300f2b0f1b/iec-ts-62215-2-2007

# INTRODUCTION

In future standards, test methods and measurement procedures will be given for transient immunity of integrated circuits:

- ESD pulse with resemblance to IEC 61000-4-2;
- EFT pulse with resemblance to IEC 61000-4-4;
- Surge pulse with resemblance to IEC 61000-4-5.

# iTeh STANDARD PREVIEW (standards.iteh.ai)

IEC TS 62215-2:2007 https://standards.iteh.ai/catalog/standards/sist/882d29a2-b31a-44c9-abdabb300f2b0f1b/iec-ts-62215-2-2007

# INTEGRATED CIRCUITS – MEASUREMENT OF IMPULSE IMMUNITY –

# Part 2: Synchronous transient injection method

#### 1 Scope

IEC/TS 62215-2, which is a technical specification, contains general information and definitions on the test method to evaluate the immunity of integrated circuits (ICs) against fast conducted synchronous transient disturbances. This information is followed by a description of measurement conditions, test equipment and test set-up as well as the test procedures and the requirements on the content of the test report.

The objective of this technical specification is to describe general conditions to obtain a quantitative measure of immunity of ICs establishing a uniform testing environment. Critical parameters that are expected to influence the test results are described. Deviations from this specification should be explicitly noted in the individual test report.

This synchronous transient immunity measurement method, as described in this specification, uses short impulses with fast rise times of different amplitude, duration and polarity in a conductive mode to the IC. In this method, the applied impulse should be synchronized with the activity of the IC to make sure that controlled and reproducible conditions can be assured.

#### 2 Normative references

#### IEC TS 62215-2:2007

https://standards.iteh.ai/catalog/standards/sist/882d29a2-b31a-44c9-abda-The following referenced documents are indispensable for the application of this document. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies.

IEC 61967-4, Integrated circuits – Measurement of electromagnetic emissions, 150 kHz to 1 GHz – Part 4: Measurement of conducted emissions – 1  $\Omega$ /150  $\Omega$  direct coupling method

#### 3 Terms and definitions

For the purposes of this document, the terms and definitions given in IEC 62215-1 (in preparation), as well as the following, apply.

# 3.1

- auxiliary equipment
- AE

equipment not under test that is nevertheless indispensable for setting up all the functions and assessing the correct performance (operation) of the equipment under test (EUT) during its exposure to the disturbance

# 3.2

#### coupling network

electrical circuit for transferring energy from one circuit to another with well-defined impedance and known transfer characteristics

NOTE In this technical specification, it refers to a semiconductor device being tested.

## 3.4

# electromagnetic compatibility

#### EMC

ability of an equipment or system to function satisfactorily in its electromagnetic environment without introducing intolerable electromagnetic disturbance to anything in that environment

[IEC 60050(161):1990, definition 161-01-07]

# 3.5

#### electrical noise

unwanted electrical signals, which produce undesirable effects in the circuits of the control system in which they occur

[IEEE std 100-1992-518-1982]

# 3.6

#### immunity (to a disturbance)

ability of a device, equipment or system to perform without degradation in the presence of an electromagnetic disturbance

# 3.7

#### jitter (time related)

short-term variations of the significant instants of a digital signal from their ideal positions in time

# (standards.iteh.ai)

#### 3.8 RF ambient

totality of electromagnetic phenomena existing at a given location

https://standards.iteh.ai/catalog/standards/sist/882d29a2-b31a-44c9-abda-

#### bb300f2b0f1b/iec-ts-62215-2-2007

#### 3.9 transient

pertaining to or designating a phenomenon or a quantity which varies between two consecutive steady states during a time interval which is short compared with the time-scale of interest

[IEC 60050(161):1990, definition 161-02-01]

# 4 General

#### 4.1 Introduction

This immunity test method describes synchronous transient injection on digital and mixed-signal ICs. In this method an impulse is injected into the  $V_{ss}$ -,  $V_{dd}$ -pin(s) or I/Os successively on the IC subjected to the test.

## 4.2 Measurement philosophy

This method is related to the 1  $\Omega$  resistor method, see IEC 61967-4. In this method a 1  $\Omega$  resistor is added in series with the V<sub>dd</sub>, V<sub>ss</sub> pin(s) of the IC. It is assumed that the voltage drop across the 1  $\Omega$  resistor in parallel with the DC by-pass inductance is very small. For injecting the impulse, a broadband coupling network is defined. The impulse injection is synchronized to a program loop signal generated by the IC.

One cycle of this response signal is considered as one program loop. The aim of this measurement method is to insert a synchronous but delayed impulse into the IC, related to the program loop. The total time of one program loop period is calculated and then it is

divided into small time steps. At every delay step, a single impulse per program loop is inserted into the IC and its response is measured.



Figure 1 – Synchronous transient injection immunity methodology waveforms

Figure 1 shows the relevant signals occurring in this synchronous transient immunity test. The clock signal is used to run the digital IC and the program loop signal is used as a reference and response signal. A predetermined adjustable delay is used to shift the impulse delay time;  $\tau_{delay}$ , along the program loop.;  $\tau_{delay}$  is typically a fraction ( $\leq 0,1$ ) of the rise time of the clock signal. The rising edge of the program loop signal, synchronized with the rising edge of the clock signal, is considered as a fixed reference point, see Figure 1, second line; program loop sync circuitry. Thereafter, the impulse is inserted and the edges of the response signals have to be observed. After every program loop, the delay step is increased and the injection moment of the impulse is shifted. In this way, the full scan can be completed through the program cycle to evaluate the impulse limit unitys-62215-2-2007

The test method will show sensitive time windows, i.e. modes of operation at which the device is sensitive. The non-sensitive time windows can be skipped thereafter while repeating the measurements.

NOTE This measurement methodology is different from to the stochastic i.e. random application of impulses.

#### 4.3 Set-up concept

In Figure 2, the block diagram of the test set-up for the synchronous impulse immunity test is given. A trigger signal, e.g. generated by the DUT, is used as an indication to start the measurement. This signal is also used to trigger the delay pulse generator to produce the programmable delay. The delayed pulse triggers the impulse generator that produces an impulse. This impulse is then inserted into the DUT through a suitable coupling network. Measurement equipment such as an oscilloscope or time domain analyser is used to measure the response of the DUT versus the delay of the impulse in the program loop. This measuring equipment is also synchronized with the test signal to acquire the response data over a program loop. A computer interface is used to control the measurement test set-up and to acquire the response data from the test set-up.

In general, the test set-up shall be in accordance with the specific test procedure as described in the future IEC 62215-1. All the test relevant parameters shall be recorded as exactly as possible to ensure that the test results become reproducible.

#### 4.4 Response signal

The response signal is a signal generated by the IC under test (DUT). A clock signal may be externally provided. If the DUT is a microcontroller, then the response signal can be

generated by a microcontroller by loading a small software program. If DUT is a logic device, then the output signal of the logic device is considered as the response signal. The immunity can be quantified based on jitter occurring in the response signal (or any other errors) due to the impulse disturbances applied.



IEC 1713/07

#### Figure 2 – Test set-up diagram for synchronous transient injection immunity testing

# 4.5 Coupling networks h STANDARD PREVIEW (standards.iteh.ai)

# 4.5.1 General

The coupling network will always introduce a time delay for the applied impulse signal since a network presents a path (line) of a certain physical length for the signal.

https://standards.iteh.ai/catalog/standards/sist/882d29a2-b31a-44c9-abda-

# 4.5.2 Design of coupling networks<sup>0f2b0f1b/iec-ts-62215-2-2007</sup>

For synchronous transient immunity testing, it is important that the coupling networks have a flat transfer characteristics over a broad frequency range. This flatness will help to couple the impulse to the DUT without disturbing its impulse characteristics and will maintain the normal operating conditions of the DUT. The coupling networks are designed in such a way that the impulses of different amplitude, duration, rise and fall time can be injected into the DUT ports.

#### 4.5.3 Coupling network for the ground/ $V_{ss}$ pin(s)

The principle used to couple the impulse into the ground/  $V_{ss}$  pin(s) is via a 1  $\Omega$  resistor connected in series with a ground pin(s) of the IC and where the impulse signal is applied in series equivalently. Figure 3 shows an example of a coupling network.

Two 4:1 transmission line (Guanella) transformers are used. A resistor network follows these two transformers together with an RF choke. When the two TL (transmission line) transformers having impedance ratio 4:1 are connected in series, it results in an impedance step down from 50  $\Omega$  to about 3  $\Omega$ . The resistor network of 3  $\Omega$  is connected as an RF load. To minimize the DC voltage drop across the 1  $\Omega$  resistor, an RF choke of 10  $\mu$ H is connected in parallel. This inductor acts as a DC short-circuit and represents high impedance for the impulse signal which is referred to a parallel impedance of 1  $\Omega$ . The overall attenuation in the coupling network is approximately 22 dB; 6 dB attenuation by each transformer and 10 dB by the resistive network.