

Edition 2.0 2010-12

# INTERNATIONAL STANDARD

# NORME INTERNATIONALE

Semiconductor devices — Discrete devices — PREVIEW Part 15: Isolated power semiconductor devices (Standards.iten.ai)

Dispositifs à semiconducteurs – Dispositifs discrets –
Partie 15: Dispositifs de puissance à semiconducteurs isolés

61173597c9e3/iec-60747-15-2010





### THIS PUBLICATION IS COPYRIGHT PROTECTED Copyright © 2010 IEC, Geneva, Switzerland

All rights reserved. Unless otherwise specified, no part of this publication may be reproduced or utilized in any form or by any means, electronic or mechanical, including photocopying and microfilm, without permission in writing from either IEC or IEC's member National Committee in the country of the requester.

If you have any questions about IEC copyright or have an enquiry about obtaining additional rights to this publication, please contact the address below or your local IEC member National Committee for further information.

Droits de reproduction réservés. Sauf indication contraire, aucune partie de cette publication ne peut être reproduite ni utilisée sous quelque forme que ce soit et par aucun procédé, électronique ou mécanique, y compris la photocopie et les microfilms, sans l'accord écrit de la CEI ou du Comité national de la CEI du pays du demandeur.

Si vous avez des questions sur le copyright de la CEI ou si vous désirez obtenir des droits supplémentaires sur cette publication, utilisez les coordonnées ci-après ou contactez le Comité national de la CEI de votre pays de résidence.

IFC Central Office 3, rue de Varembé CH-1211 Geneva 20 Switzerland Email: inmail@iec.ch

### About the IEC

Web: www.iec.ch

The International Electrotechnical Commission (IEC) is the leading global organization that prepares and publishes International Standards for all electrical, electronic and related technologies.

#### About IEC publications

The technical content of IEC publications is kept under constant review by the IEC. Please make sure that you have the latest edition, a corrigenda or an amendment might have been published.

Catalogue of IEC publications: <a href="https://www.iec.ch/searchoub">www.iec.ch/searchoub</a>

The IEC on-line Catalogue enables you to search by a variety of criteria (reference number, text, technical committee,...). It also gives information on projects, withdrawn and replaced publications. all

■ IEC Just Published: <u>www.iec.ch/online\_news/justpub</u>

Stay up to date on all new IEC publications. Just Published details twice a month all new publications released. Available on-line and also by email.

■ Electropedia: <u>www.electropedia.org</u>

The world's leading online dictionary of electronic and electrical terms containing more than 20 000 terms and definitions in English and French, with equivalent terms in additional languages. Also known as the International Electrotechnical

Customer Service Centre: www.iec.ch/webstore/custserv

If you wish to give us your feedback on this publication or need further assistance, please visit the Customer Service Centre FAQ or contact us:

Email: csc@iec.ch Tel.: +41 22 919 02 11 Fax: +41 22 919 03 00

### A propos de la CEI

La Commission Electrotechnique Internationale (CEI) est la première organisation mondiale qui élabore et publie des normes internationales pour tout ce qui a trait à l'électricité, à l'électronique et aux technologies apparentées.

### A propos des publications CEI

Le contenu technique des publications de la CEI est constamment revu. Veuillez vous assurer que vous possédez l'édition la plus récente, un corrigendum ou amendement peut avoir été publié.

■ Catalogue des publications de la CEI: <u>www.iec.ch/searchpub/cur\_fut-f.htm</u>

Le Catalogue en-ligne de la CEI vous permet d'effectuer des recherches en utilisant différents critères (numéro de référence, texte, comité d'études,...). Il donne aussi des informations sur les projets et les publications retirées ou remplacées.

Just Published CEI: www.iec.ch/online news/justpub

Restez informé sur les nouvelles publications de la CEI. Just Published détaille deux fois par mois les nouvelles publications parues. Disponible en-ligne et aussi par email.

Electropedia: www.electropedia.org

Le premier dictionnaire en ligne au monde de termes électroniques et électriques. Il contient plus de 20 000 termes et définitions en anglais et en français, ainsi que les termes équivalents dans les langues additionnelles. Egalement appelé Vocabulaire Electrotechnique International en ligne.

Service Clients: www.iec.ch/webstore/custserv/custserv entry-f.htm

Si vous désirez nous donner des commentaires sur cette publication ou si vous avez des questions, visitez le FAQ du Service clients ou contactez-nous:

Email: csc@iec.ch Tél.: +41 22 919 02 11 Fax: +41 22 919 03 00



Edition 2.0 2010-12

# INTERNATIONAL STANDARD

# NORME INTERNATIONALE

Semiconductor devices - Discrete devices - PREVIEW Part 15: Isolated power semiconductor devices ai)

Dispositifs à semiconducteurs – Dispositifs discrets – Partie 15: Dispositifs de puissance à semiconducteurs isolés 8-

61173597c9e3/iec-60747-15-2010

INTERNATIONAL ELECTROTECHNICAL COMMISSION

COMMISSION ELECTROTECHNIQUE INTERNATIONALE

PRICE CODE
CODE PRIX

T

ICS 31.080.99

ISBN 978-2-88912-310-0

### CONTENTS

| FOI | FOREWORD4                  |                                                         |                                                                                                     |    |  |
|-----|----------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----|--|
| 1   | Scope                      |                                                         |                                                                                                     |    |  |
| 2   | Normative references       |                                                         |                                                                                                     |    |  |
| 3   | Terms and definitions      |                                                         |                                                                                                     |    |  |
| 4   | Letter symbols             |                                                         |                                                                                                     |    |  |
|     | 4.1                        | Genera                                                  | al                                                                                                  | 8  |  |
|     | 4.2                        | Additional subscripts/symbols                           |                                                                                                     |    |  |
|     | 4.3                        | List let                                                | ter symbols                                                                                         | 8  |  |
|     |                            | 4.3.1                                                   | Voltages and currents                                                                               | 8  |  |
|     |                            | 4.3.2                                                   | Mechanical symbols                                                                                  | 8  |  |
|     |                            | 4.3.3                                                   | Other symbols                                                                                       |    |  |
| 5   | Esse                       | Essential ratings (limiting values) and characteristics |                                                                                                     |    |  |
|     | 5.1 General                |                                                         |                                                                                                     |    |  |
|     | 5.2                        | •                                                       | s (limiting values)                                                                                 |    |  |
|     |                            | 5.2.1                                                   | Isolation voltage ( $V_{isol}$ )                                                                    |    |  |
|     |                            | 5.2.2                                                   | Peak case non-rupture current ( $I_{RSMC}$ or $I_{CNR}$ ) (where appropriate)                       |    |  |
|     |                            | 5.2.3                                                   | Terminal current (I <sub>tRMS</sub> ) (where appropriate),                                          |    |  |
|     |                            | 5.2.4                                                   | Total power dissipation (P <sub>tot</sub> ).R                                                       | 9  |  |
|     |                            | 5.2.5                                                   | Temperatures  Mechanical rating and ards.iteh.ai)                                                   | 9  |  |
|     |                            | 5.2.6                                                   |                                                                                                     |    |  |
|     | 5.3                        | Oboroc                                                  | storieties IEC 60747-15:2010                                                                        | 10 |  |
|     | 5.3                        | 5 3 1                                                   | Climatic ratings (where appropriate)                                                                | 10 |  |
|     |                            | 5.3.2                                                   | Parasitic inductance $(L_{\rm p})$                                                                  | 11 |  |
|     |                            | 5.3.3                                                   | Parasitic capacitances ( $C_p$ )                                                                    |    |  |
|     |                            | 5.3.4                                                   | Partial discharge inception voltage ( $V_{\text{iM}}$ or $V_{\text{i(RMS)}}$ ) (where appropriate)  |    |  |
|     |                            | 5.3.5                                                   | Partial discharge extinction voltage ( $V_{\text{eM}}$ or $V_{\text{e(RMS)}}$ ) (where appropriate) |    |  |
|     |                            | 5.3.6                                                   | Thermal resistances                                                                                 |    |  |
|     |                            |                                                         | Transient thermal impedance $(Z_{th})$                                                              |    |  |
| 6   | Meas                       |                                                         | t methods                                                                                           |    |  |
| Ū   | 6.1                        | Verifica                                                | ation of isolation voltage rating between terminals and base plate                                  |    |  |
|     |                            |                                                         | ds of measurement                                                                                   |    |  |
|     | 6.2                        | 6.2.1                                                   |                                                                                                     |    |  |
|     |                            | 6.2.1                                                   | Partial discharge inception and extinction voltages $(V_i)$ $(V_e)$                                 |    |  |
|     |                            | 6.2.3                                                   | Parasitic capacitance terminal to case $(C_p)$                                                      |    |  |
|     |                            | 6.2.4                                                   | Thermal characteristics                                                                             |    |  |
| 7   | Acceptance and reliability |                                                         |                                                                                                     |    |  |
|     | 7.1 General requirements   |                                                         |                                                                                                     |    |  |
|     | 7.2                        |                                                         |                                                                                                     |    |  |
|     | 7.3                        |                                                         |                                                                                                     |    |  |
|     | 7.4                        | -                                                       | ests and routine tests                                                                              |    |  |
|     |                            | 7.4.1                                                   | Type tests                                                                                          |    |  |
|     |                            | 7.4.2                                                   | Routine tests                                                                                       | 20 |  |
| Anr | nex A                      | (informa                                                | ative) Test method of peak case non-rupture current                                                 | 21 |  |

| Annex B (informative) Measuring method of the thickness of thermal compound paste                                                     | 24 |
|---------------------------------------------------------------------------------------------------------------------------------------|----|
| Bibliography                                                                                                                          | 25 |
|                                                                                                                                       |    |
| Figure 1 – Basic circuit diagram for isolation breakdown withstand voltage test ("high pot test") with $V_{\rm isol}$                 | 12 |
| Figure 2 – Circuit diagram for measurement of parasitic inductances $(L_p)$                                                           | 14 |
| Figure 3 – Wave forms                                                                                                                 | 15 |
| Figure 4 – Circuit diagram for measurement of parasitic capacitance $C_{\rm p}$                                                       | 16 |
| Figure 5 – Cross-section of an isolated power device with reference points for temperature measurement of $T_{\rm c}$ and $T_{\rm s}$ | 17 |
| Figure A.1 – Circuit diagram for test of peak case non-rupture current I <sub>CNR</sub>                                               | 21 |
| Figure B.1 – Example of a measuring gauge for a layer of thermal compound paste of a thickness between 5 μm and 150 μm                | 24 |
| Table 1 – Endurance tests                                                                                                             | 19 |
| Table 2 – Acceptance defining characteristics for endurance and reliability tests                                                     | 19 |
| Table 3 – Minimum type and routine tests for isolated power semiconductor devices                                                     | 20 |

# iTeh STANDARD PREVIEW (standards.iteh.ai)

<u>IEC 60747-15:2010</u> https://standards.iteh.ai/catalog/standards/sist/526a19d8-5a52-4715-b6c8-61173597c9e3/iec-60747-15-2010

### INTERNATIONAL ELECTROTECHNICAL COMMISSION

### SEMICONDUCTOR DEVICES – DISCRETE DEVICES –

### Part 15: Isolated power semiconductor devices

### **FOREWORD**

- 1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation. IEC collaborates closely with the International Organization for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations.
- 2) The formal decisions or agreements of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees.
- 3) IEC Publications have the form of recommendations for international use and are accepted by IEC National Committees in that sense. While all reasonable efforts are made to ensure that the technical content of IEC Publications is accurate, IEC cannot be held responsible for the way in which they are used or for any misinterpretation by any end user.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC Publication and the corresponding national or regional publication shall be clearly indicated in the latter
- https://standards.iteh.ai/catalog/standards/sist/526a19d8-5a52-4715-b6c8
  5) IEC itself does not provide any attestation of conformity. Independent certification bodies provide conformity assessment services and, in some areas, access to IEC marks of conformity. IEC is not responsible for any services carried out by independent certification bodies.
- 6) All users should ensure that they have the latest edition of this publication.
- 7) No liability shall attach to IEC or its directors, employees, servants or agents including individual experts and members of its technical committees and IEC National Committees for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC Publication or any other IEC Publications.
- 8) Attention is drawn to the Normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) Attention is drawn to the possibility that some of the elements of this IEC Publication may be the subject of patent rights. IEC shall not be held responsible for identifying any or all such patent rights.

International Standard IEC 60747-15 has been prepared by subcommittee 47E: Discrete semiconductor devices, of IEC technical committee 47: Semiconductor devices.

This second edition of IEC 60747-15 cancels and replaces the first edition published in 2003.

The main changes with respect to previous edition are listed below.

- a) Clause 3, 4 and 5 were re-edited and some of them were combined to other sub clauses.
- b) Clause 6, 7 were re-edited as a part of "Measuring methods" with amendment of suitable addition and deletion.
- c) Clause 8 was amended by suitable addition and deletion.
- d) Annex C, D and Bibliography were deleted.

The text of this standard is based on the following documents:

| FDIS         | Report on voting |
|--------------|------------------|
| 47E/403/FDIS | 47E/407/RVD      |

Full information on the voting for the approval of this standard can be found in the report on voting indicated in the above table.

This publication has been drafted in accordance with the ISO/IEC Directives, Part 2.

This International Standard is to be read in conjunction with IEC 60747-1:2006.

A list of all the parts in the IEC 60747 series, under the general title Semiconductor devices -Discrete devices, can be found on the IEC website.

The committee has decided that the contents of this publication will remain unchanged until the stability date indicated on the IEC web site under "http://webstore.iec.ch" in the data related to the specific publication. At this date, the publication will be

- reconfirmed,
- withdrawn,
- replaced by a revised edition, or amended. **iTeh STANDARD PREVIEW**

(standards.iteh.ai) IEC 60747-15:2010

https://standards.iteh.ai/catalog/standards/sist/526a19d8-5a52-4715-b6c8-61173597c9e3/iec-60747-15-2010

### SEMICONDUCTOR DEVICES – DISCRETE DEVICES –

### Part 15: Isolated power semiconductor devices

### 1 Scope

This part of IEC 60747 gives the requirements for isolated power semiconductor devices excluding devices with incorporated control circuits. These requirements are additional to those given in other parts of IEC 60747 for the corresponding non-isolated power devices.

### 2 Normative references

The following referenced documents are indispensable for the application of this document. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies.

IEC 60270, High-voltage test techniques – Partial discharge measurements

IEC 60664-1:2007, Insulation coordination for equipment within low-voltage systems – Part 1: Principles, requirements and tests (Standards.iteh.ai)

IEC 60721-3-3:1994, Classification of environmental conditions — Part 3-3: Classification of groups of environmental parameters Fand 7their 2 severities — Stationary use at weather protected locations https://standards.iteh.ai/catalog/standards/sist/526a19d8-5a52-4715-b6c8-61173597c9e3/iec-60747-15-2010

IEC 60747-1:2006, Semiconductor devices - Part 1: General

IEC 60747-2, Semiconductor devices – Discrete devices and integrated circuits – Part 2: Rectifier diodes

IEC 60747-6, Semiconductor devices – Part 6: Thyristors

IEC 60747-7, Semiconductor discrete devices and integrated circuits – Part 7: Bipolar transistors

IEC 60747-8, Semiconductor devices - Part 8: Field-effect transistors

IEC 60747-9, Semiconductor devices – Discrete devices – Part 9: Insulated-gate bipolar transistors (IGBTs)

IEC 60749-5, Semiconductor devices – Mechanical and climatic test methods – Part 5: Steady-state temperature humidity bias life test

IEC 60749-6, Semiconductor devices – Mechanical and climatic test methods – Part 6: Storage at high temperature

IEC 60749-10, Semiconductor devices – Mechanical and climatic test methods – Part 10: Mechanical shock

IEC 60749-12, Semiconductor devices – Mechanical and climatic test methods – Part 12: Vibration, variable frequency

IEC 60749-15, Semiconductor devices – Mechanical and climatic test methods – Part 15: Resistance to soldering temperature for through-hole mounted devices

IEC 60749-21, Semiconductor devices – Mechanical and climatic test methods – Part 21: Solderability

IEC 60749-25, Semiconductor devices – Mechanical and climatic test methods – Part 25: Temperature cycling

IEC 60749-34, Semiconductor devices – Mechanical and climatic test methods – Part 34: Power cycling

### 3 Terms and definitions

For the purposes of this document, the following terms and definitions apply.

#### 3.1

### isolated power semiconductor device

semiconductor power device that contains an integral electrical insulator between the cooling surface or base plate and any isolated circuit elements

### 3.2 Constituent parts of the isolated power semiconductor device

### 3.2.1 iTeh STANDARD PREVIEW

#### switch

any single component that performs a switching function in a electrical circuit, e.g. diode, thyristor, MOSFET, etc.

NOTE A switch might be a parallel or series connection of several chips with a single functionality.

### 3.2.2

### 61173597c9e3/iec-60747-15-2010

### base plate

part of the package having a cooling surface that transfers the heat from inside to outside

### 3.2.3

### main terminal

terminal having a high potential of the power circuit and carrying the main current. The main terminal can comprise more than one physical connector.

### 3.2.4

### control terminal

terminal having a low current capability for the purpose of control function, to which the external control signals are applied or from which sensing parameters are taken

### 3.2.4.1

### high voltage control terminal

terminal electrically connected to an isolated circuit element, but carrying only low current for control function

NOTE Examples include current shunts and collector sense terminals having the high potential of the main terminals.

### 3.2.4.2

### low voltage control terminal

terminal having a control function and isolated from the high voltage control terminals

NOTE Examples include the terminals of isolated temperature sensors and isolated gate driver inputs etc.

#### 3.2.5

### insulation layer

integrated part of the device case that insulates any part having high potential from the cooling surface or external heat sink and any isolated circuit element

#### 3.3

### peak case non-rupture current

peak current, which will not lead to a rupture of the package, ejecting plasma and massive particles under specified conditions

### 3.4

### thermal interface material

heat conducting material between base plate and external heat sink

### 4 Letter symbols

### 4.1 General

General letter symbols are defined in Clause 4 of IEC 60747-1:2006.

### 4.2 Additional subscripts/symbols

p = parasitic

t = terminal

m = mount

isol = isolation

# iTeh STANDARD PREVIEW (standards.iteh.ai)

### 4.3 List letter symbols

IEC 60747-15:2010

### **4.3.1 Voltages and /currents**eh.ai/catalog/standards/sist/526a19d8-5a52-4715-b6c8-61173597c9e3/iec-60747-15-2010

| Terminal current                                                | $I_{tRMS}$        |
|-----------------------------------------------------------------|-------------------|
| Isolation voltage                                               | $V_{isol}$        |
| Partial discharge inception voltage                             | $V_{i}$           |
| Partial discharge extinction voltage                            | $V_{e}$           |
| Isolation leakage current                                       | $I_{isol}$        |
| Peak case non-rupture current (for diode and thyristor devices) | I <sub>RSMC</sub> |
| Peak case non-rupture current (for IGBT and MOSFET devices)     | $I_{CNR}$         |

### 4.3.2 Mechanical symbols

| Mounting torque for screws to heat sink               |             |
|-------------------------------------------------------|-------------|
| Mounting torque for terminal screws                   |             |
| Mounting force                                        | F           |
| Maximum acceleration in all 3 axis (x, y, z)          | а           |
| Mass                                                  | m           |
| Flatness of the case (base-plate)                     | ec          |
| Flatness of the cooling surface (heat sink)           |             |
| Roughness of the case (base plate)                    | $R_{Zc}$    |
| Roughness of the cooling surface (heat sink)          |             |
| Thickness of thermal interface material (case - sink) | $d_{(c-s)}$ |

### 4.3.3 Other symbols

| Total maximum power dissipation per switch at $T_{\rm c}$ = 25 °C                      |           |  |
|----------------------------------------------------------------------------------------|-----------|--|
| Parasitic inductance, effective between terminals and chips (to be specified)          | $L_{p}$   |  |
| Parasitic capacitance between terminals and cooling surface (case, base plate, ground) | $C_{p}$   |  |
| Lead resistance between terminal x and related switch x'                               | $r_{xx}$  |  |
| Terminal temperature                                                                   |           |  |
| Number of power load cycles until failure of a percentage p of a population of devices | $N_{f;p}$ |  |

### 5 Essential ratings (limiting values) and characteristics

#### 5.1 General

Isolated power semiconductor devices should be specified as case rated or heat-sink rated devices. The ratings and characteristics should be quoted at a temperature of 25 °C or another specified elevated temperature. Requirements for multiple devices having a common encapsulation see 5.12 of IEC 60747-1:2006.

### 5.2 Ratings (limiting values)

### 5.2.1 Isolation voltage (Visol TANDARD PREVIEW

Maximum r. m. s. or d. c. value between main terminals and high voltage control terminals at one side and low voltage control terminals (where appropriate) and base plate at the other side for a specified time

### IEC 60747-15:2010

### 5.2.2 Peak case non-rupture current (Instant or ICNR) (where appropriate)

Maximum value for each main terminal that does not cause the bursting of the case or emission of plasma and particles

### 5.2.3 Terminal current ( $I_{tRMS}$ ) (where appropriate),

Maximum r. m. s. value of the current through the main terminal under specified conditions at minimum mounting torque  $M_{\rm t}$  and maximum allowed terminal temperature ( $T_{\rm tmax} = T_{\rm stg}$  or  $T_{\rm tmax} \leq T_{\rm vimax}$ )

### 5.2.4 Total power dissipation $(P_{tot})$

Maximum value per switch at  $T_c$  = 25 °C (or  $T_s$  = 25 °C), when  $T_{vi}$  =  $T_{vimax}$ , at d.c. load.

### 5.2.5 Temperatures

### 5.2.5.1 Solder temperature $(T_{sold})$

Maximum solder temperature  $T_{\rm sold}$  during solder process over a specified solder processing time  $t_{\rm sold}$ 

### 5.2.5.2 Storage temperature $(T_{stq})$

Minimum and maximum storage temperature

### 5.2.6 Mechanical ratings

### 5.2.6.1 Mounting torque of screws to heat sink $(M_s)$

Minimum mounting torque that shall be applied to the fixing screws to the heat sink

### 5.2.6.2 Mounting torque of screws to terminals $(M_t)$

Minimum mounting torque that shall be applied to screwed terminals

### 5.2.6.3 Mounting force (F)

Minimum mounting force for pressure mounted devices, fixed by clips, that shall be applied to the isolated pressure contact device

### 5.2.6.4 Terminal pull-out force $(F_t)$

Maximum force

### 5.2.6.5 Acceleration (a)

Maximum value along each axis (x, y, z)

### 5.2.6.6 Flatness of the heatsink surface $(e_s)$ (where appropriate)

Maximum deviation from flatness for the heatsink surface over the whole mounting area

## 5.2.6.7 Roughness of the heatsink surface (R<sub>ZS</sub>) (where appropriate)

Maximum roughness of the heatsink sufface over the whole mounting area https://standards.iteh.ai/catalog/standards/sist/526a19d8-5a52-4715-b6c8-

### 5.2.7 Climatic ratings (where appropriate) -60747-15-2010

Limiting values of environmental parameters for the final application as follows

- ambient temperature
- humidity
- speed and pressure of air
- irradiation by sun and other heat sources
- mechanical active substances
- chemically active substances
- biological issues

shall be described in classes as specified in IEC 60721-3-3:1994, Table 1.

### 5.3 Characteristics

### 5.3.1 Mechanical characteristics

### 5.3.1.1 Creepage distance along surface $(d_s)$

Minimum value of distance along surface of the insulating material of the device between terminals of different potential and to base plate

NOTE 1 IEC 60112 (details to comparative tracking index "CTI") and IEC 60664-1:2007 Subclause 5.2 apply.

NOTE 2 Air gaps between plastic surface and grounded metal or between terminals of opposite polarity smaller than 1,0 mm (for pollution degree 2), or 1,5 mm (pollution degree 3) shorten the countable creepage distance considerably (details see 60664-1:2007, examples). This is essential, if dust, moisture or dirt starts to cover the

surface and increases the leakage current over surface, which might start burning the plastic encapsulation material.

### 5.3.1.2 Clearance distance in air $(d_a)$

Minimum value of distance through air between terminals of different potential of the isolated device and to base plate

NOTE For details, see IEC 60664-1:2007, (Subclause 4.6 and Subclause 5.1) which shows typical examples of various shapes of clearance distances.

### 5.3.1.3 Mass (m) of the device

Maximum value excluding accessories (mounting hardware).

### 5.3.1.4 Flatness of the base plate (e<sub>C</sub>) (where appropriate)

Maximum and minimum allowed deviation from flatness for the base plate and its direction (convex or concave).

### 5.3.2 Parasitic inductance $(L_n)$

Maximum or typical value between the main terminals of each main current path.

### 5.3.3 Parasitic capacitances ( $C_p$ )

Maximum value of parasitic capacitance between the specified main terminal(s) and the cooling surface.

(standards.iteh.ai)

### 5.3.4 Partial discharge inception voltage ( $V_{iM}$ or $V_{i(RMS)}$ ) (where appropriate)

Minimum peak value  $V_{\text{incorarism}}$  avalue  $V_{\text{incorarism}}$  between the isolated-terminals and the base plate (details, see IEC 60270). 61173597c9e3/iec-60747-15-2010

### 5.3.5 Partial discharge extinction voltage ( $V_{\rm eM}$ or $V_{\rm e(RMS)}$ ) (where appropriate)

Minimum peak value  $V_{\rm eM}$  or r.m.s. value  $V_{\rm e(RMS)}$  between the isolated terminals and the base plate (for details, see IEC 60270).

### 5.3.6 Thermal resistances

### 5.3.6.1 Thermal resistance junction to case for case rated devices $(R_{th(i-c)X})$

Maximum value of thermal resistance junction to a specified reference point at the case (base plate) per switch "X" (for example of the diode (D), thyristor (T), IGBT (I) or MOSFET (M)).

### 5.3.6.2 Thermal resistance case to heat sink $(R_{th(c-s)})$ (where appropriate)

Maximum or typical value of thermal resistance between two specified points at the case and at the heat sink of the case rated device ("module"), when the case is mounted according to manufacturer's mounting instructions.

### 5.3.6.3 Thermal resistance case to heat sink per switch $(R_{th(c-s)X})$ (where appropriate)

Maximum or typical value of thermal resistance between the two specified points of the case and the heat sink of the switch "X" (for example of the diode (D), thyristor (T), IGBT (I) or MOSFET (M)) of the isolated case rated devices ("module"), when the case is mounted according to the manufacturer's mounting instructions.

IEC 2976/10

### 5.3.6.4 Thermal resistance junction to heat sink for heat sink rated devices $(R_{th(i-s)X})$

Maximum or typical value of thermal resistance junction to a specified point at the heat sink per switch "X" (for example of the diode (D), thyristor (T), IGBT (I) or MOSFET (M)), when the device is mounted according to the manufacturer's mounting instructions.

### 5.3.6.5 Thermal resistance junction to sensor $(R_{th(i-r)})$ (where appropriate)

Value of thermal resistance junction to an integrated temperature sensor, when the device is mounted according to the manufacturer's mounting instructions.

NOTE The position of this thermal resistance should be shown in the thermal resistance equivalent circuit.

### 5.3.7 Transient thermal impedance $(Z_{th})$

Thermal impedance as a function of the time elapsed after a step change of power dissipation for each thermal resistance specified in Subclause 5.3.6 and shall be specified in one of the following ways.

### 6 Measurement methods

### 6.1 Verification of isolation voltage rating between terminals and base plate $(V_{isol})$

- Purpose

Proof of the ability of the isolated power device to withstand the rated isolation voltage

Circuit diagram

(standards.iteh.ai)

IEC 60747-15:2010

See Figure 1 below.

https://standards.iteh.ai/catalog/standards/sist/526a19d8-5a52-4715-b6c8-61173597c9e3/iec-60747-15-2010

H

DUT

Base plate

Figure 1 – Basic circuit diagram for isolation breakdown withstand voltage test ("high pot test") with  $V_{\rm isol}$ 

### - Circuit description and requirements

DUT = Device under test

G = voltage source with high impedance, capable to supply  $V_{\rm isol}$ 

S = main switch

 $V = voltmeter for V_{isol}$ 

A = ammeter or current probe for  $I_{isol}$ 

 $H_1...H_n$  = high potential terminal

The voltage source G is capable to supply the isolation voltage  $V_{\rm isol}$  as the a. c. or d. c. voltage with a high internal impedance to limit the possible breakthrough current in case of breakdown of the DUT.

All main terminals and high voltage control terminals are connected together and connected to the high potential output terminal H of the voltage source G. The base plate of the DUT, respectively its metallized cooling surface and all low voltage terminals are connected to ground potential E. An amperemeter or current probe A is applied to measure the isolation leakage current.

### - Test procedure

Switch S is closed and the voltage is slowly raised to the specified value and maintained at that value for the specified time. The current measured on ammeter A shall not exceed the specified value. The voltage is then reduced to zero.

### - Specified conditions

Specified in IEC 60664-1:2007.

- · Ambient or case temperature
- V<sub>isol</sub>
- I<sub>isol</sub> as maximum test limit STANDARD PREVIEW
- Test time t, if less than 60 s(standards.iteh.ai)

### 6.2 Methods of measurement

### 6.2.1 Partial discharge inception and extinction voltages (V<sub>4</sub>) (V<sub>4</sub>)

Between high potential terminals and base plate (where appropriate). See IEC 60270 and IEC 60664-1:2007.

### 6.2.2 Parasitic inductance $(L_p)$

### Purpose

To measure the parasitic inductance between two main terminals

### Circuit diagram

See Figure 2 below.