

Edition 1.0 2010-08

# INTERNATIONAL **STANDARD**

# **NORME** INTERNATIONALE

Mechanical standardization of semiconductor devices - W Part 6-20: General rules for the preparation of outline drawings of surface mounted semiconductor device packages - Measuring methods for package dimensions of small outline J-lead packages (SOJ)

https://standards.iteh.ai/catalog/standards/sist/9aed715a-43ca-4a4a-93a1-Normalisation mécanique dessdispositifs|à|semiconducteurs – Partie 6-20: Règles générales pour la préparation des dessins d'encombrement des boîtiers pour dispositifs à semiconducteurs pour montage en surface -Méthodes de mesure pour les dimensions des boîtiers à sortie en J (SOJ) de faible encombrement





### THIS PUBLICATION IS COPYRIGHT PROTECTED

### Copyright © 2010 IEC, Geneva, Switzerland

All rights reserved. Unless otherwise specified, no part of this publication may be reproduced or utilized in any form or by any means, electronic or mechanical, including photocopying and microfilm, without permission in writing from either IEC or IEC's member National Committee in the country of the requester.

If you have any questions about IEC copyright or have an enquiry about obtaining additional rights to this publication, please contact the address below or your local IEC member National Committee for further information.

Droits de reproduction réservés. Sauf indication contraire, aucune partie de cette publication ne peut être reproduite ni utilisée sous quelque forme que ce soit et par aucun procédé, électronique ou mécanique, y compris la photocopie et les microfilms, sans l'accord écrit de la CEI ou du Comité national de la CEI du pays du demandeur.

Si vous avez des questions sur le copyright de la CEI ou si vous désirez obtenir des droits supplémentaires sur cette publication, utilisez les coordonnées ci-après ou contactez le Comité national de la CEI de votre pays de résidence.

IEC Central Office 3, rue de Varembé CH-1211 Geneva 20 Switzerland Email: inmail@iec.ch

Email: inmail@iec.ch
Web: www.iec.ch

### About the IEC

The International Electrotechnical Commission (IEC) is the leading global organization that prepares and publishes International Standards for all electrical, electronic and related technologies.

### **About IEC publications**

The technical content of IEC publications is kept under constant review by the IEC. Please make sure that you have the latest edition, a corrigenda or an amendment might have been published.

Catalogue of IEC publications: www.iec.ch/searchpub ARD PREVIEW

The IEC on-line Catalogue enables you to search by a variety of criteria (reference number, text, technical committee,...). It also gives information on projects, with drawn and replaced publications.

IEC Just Published: www.iec.ch/online news/justpub

Stay up to date on all new IEC publications. Just Published details twice a month all new publications released. Available on-line and also by email.  $\underline{IEC~60191-6-20:2010}$ 

Electropedia: www.electropedia.org/ds.iteh.ai/catalog/standards/sist/9aed715a-43ca-4a4a-93a1-

The world's leading online dictionary of electronic and electrical terms containing more than 20 000 terms and definitions in English and French, with equivalent terms in additional languages. Also known as the International Electrotechnical Vocabulary online.

Customer Service Centre: www.iec.ch/webstore/custserv

If you wish to give us your feedback on this publication or need further assistance, please visit the Customer Service Centre FAQ or contact us:

Email: csc@iec.ch Tel.: +41 22 919 02 11 Fax: +41 22 919 03 00

### A propos de la CEI

La Commission Electrotechnique Internationale (CEI) est la première organisation mondiale qui élabore et publie des normes internationales pour tout ce qui a trait à l'électricité, à l'électronique et aux technologies apparentées.

### A propos des publications CEI

Le contenu technique des publications de la CEI est constamment revu. Veuillez vous assurer que vous possédez l'édition la plus récente, un corrigendum ou amendement peut avoir été publié.

■ Catalogue des publications de la CEI: <u>www.iec.ch/searchpub/cur\_fut-f.htm</u>

Le Catalogue en-ligne de la CEI vous permet d'effectuer des recherches en utilisant différents critères (numéro de référence, texte, comité d'études,...). Il donne aussi des informations sur les projets et les publications retirées ou remplacées.

Just Published CEI: www.iec.ch/online\_news/justpub

Restez informé sur les nouvelles publications de la CEI. Just Published détaille deux fois par mois les nouvelles publications parues. Disponible en-ligne et aussi par email.

■ Electropedia: <u>www.electropedia.org</u>

Le premier dictionnaire en ligne au monde de termes électroniques et électriques. Il contient plus de 20 000 termes et définitions en anglais et en français, ainsi que les termes équivalents dans les langues additionnelles. Egalement appelé Vocabulaire Electrotechnique International en ligne.

Service Clients: www.iec.ch/webstore/custserv/custserv\_entry-f.htm

Si vous désirez nous donner des commentaires sur cette publication ou si vous avez des questions, visitez le FAQ du Service clients ou contactez-nous:

Email: csc@iec.ch Tél.: +41 22 919 02 11 Fax: +41 22 919 03 00



Edition 1.0 2010-08

# INTERNATIONAL STANDARD

# NORME INTERNATIONALE

Mechanical standardization of semiconductor devices — W Part 6-20: General rules for the preparation of outline drawings of surface mounted semiconductor device packages — Measuring methods for package dimensions of small outline J-lead packages (SOJ)

https://standards.iteh.ai/catalog/standards/sist/9aed715a-43ca-4a4a-93a1-

Normalisation mécanique des dispositifs à semiconducteurs – Partie 6-20: Règles générales pour la préparation des dessins d'encombrement des boîtiers pour dispositifs à semiconducteurs pour montage en surface – Méthodes de mesure pour les dimensions des boîtiers à sortie en J (SOJ) de faible encombrement

INTERNATIONAL ELECTROTECHNICAL COMMISSION

COMMISSION ELECTROTECHNIQUE INTERNATIONALE

PRICE CODE
CODE PRIX

ı

ICS 31.080.01

ISBN 978-2-88912-167-0

### INTERNATIONAL ELECTROTECHNICAL COMMISSION

### MECHANICAL STANDARDIZATION OF SEMICONDUCTOR DEVICES -

Part 6-20: General rules for the preparation of outline drawings of surface mounted semiconductor device packages –

Measuring methods for package dimensions of small outline J-lead packages (SOJ)

### **FOREWORD**

- 1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation. IEC collaborates closely with the International Organization for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations.
- 2) The formal decisions or agreements of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees.
- 3) IEC Publications have the form of recommendations for international use and are accepted by IEC National Committees in that sense. While all reasonable efforts are made to ensure that the technical content of IEC Publications is accurate, IEC cannot be held responsible for the way in which they are used or for any misinterpretation by any end user.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC Publication and the corresponding national or regional publication shall be clearly indicated in the latter.
- 5) IEC itself does not provide any attestation of conformity. Independent certification bodies provide conformity assessment services and, in some areas, access to IEC marks of conformity. IEC is not responsible for any services carried out by independent certification bodies.
- 6) All users should ensure that they have the latest edition of this publication.
- 7) No liability shall attach to IEC or its directors, employees, servants or agents including individual experts and members of its technical committees and IEC National Committees for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC Publication or any other IEC Publications.
- 8) Attention is drawn to the Normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) Attention is drawn to the possibility that some of the elements of this IEC Publication may be the subject of patent rights. IEC shall not be held responsible for identifying any or all such patent rights.

International Standard IEC 60191-6-20 has been prepared by subcommittee 47D: Mechanical standardization of semiconductor devices, of IEC technical committee 47: Semiconductor devices.

The text of this standard is based on the following documents:

| FDIS         | Report on voting |
|--------------|------------------|
| 47D/771/FDIS | 47D/775/RVD      |

Full information on the voting for the approval of this standard can be found in the report on voting indicated in the above table.

This publication has been drafted in accordance with the ISO/IEC Directive, Part 2.

A list of all the parts in the IEC 60191 series, under the general title *Mechanical standardization of semiconductor devices*, can be found on the IEC website.

The committee has decided that the contents of this publication will remain unchanged until the stability date indicated on the IEC web site under "http://webstore.iec.ch" in the data related to the specific publication. At this date, the publication will be

- reconfirmed,
- withdrawn,
- · replaced by a revised edition, or
- amended.

# iTeh STANDARD PREVIEW (standards.iteh.ai)

<u>IEC 60191-6-20:2010</u> https://standards.iteh.ai/catalog/standards/sist/9aed715a-43ca-4a4a-93a1-aef5512097ae/iec-60191-6-20-2010

### MECHANICAL STANDARDIZATION OF SEMICONDUCTOR DEVICES -

Part 6-20: General rules for the preparation of outline drawings of surface mounted semiconductor device packages –

Measuring methods for package dimensions of small outline J-lead packages (SOJ)

### 1 Scope

This part of IEC 60191 specifies methods to measure package dimensions of small outline J-lead-packages (SOJ), package outline form E in accordance with IEC 60191-4.

### 2 Normative references

The following referenced documents are indispensable for the application of this document. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies.

IEC 60191-4, Mechanical standardization of semiconductor devices — Part 4: Coding system and classification into forms of package outlines for semiconductor device packages

IEC 60191-6, Mechanical standardization of semiconductor devices – Part 6: General rules for the preparation of outline drawings of surface mounted semiconductor device packages

IEC 60191-6-202010

https://standards.iteh.ai/catalog/standards/sist/9aed715a-43ca-4a4a-93a1-

3 Terms and definitions aef5512097ae/iec-60191-6-20-2010

For the purposes of this document, the terms and definitions given in IEC 60191-6 apply.

### 4 Measuring methods

### 4.1 Description of measuring methods

The measuring methods described in this standard are for dimension values guaranteed to users on the basis of the following items.

- a) In general, measuring the dimensions shall be made with the semiconductor packages mounted on a printed circuit board as the guarantee is made to user.
- b) In general, measurement may be made either by hand or automatically.
- c) Even if a measuring method deviates from the original definition of dimensions, it is defined as an alternative measuring method as long as it is equivalent in view of accuracy and can be used easily. See 4.6.3b.
- d) The dimensions that cannot be measured unless the package is destroyed may be calculated from other dimensions or replaced by representative values.

### 4.2 Reference characters and outline drawings

An outline drawing is given in Figure 1.



Figure 1g - Pattern of terminal position areas

Figure 1 - SOJ outline drawings

IEC 2264/09

### 4.3 Mounting height A

### 4.3.1 Description

Let the height of a package from the seating plane to the top of the package be denoted as the mounting height A. See Figure 2.



Figure 2 - Mounting height

### 4.3.2 Measuring method

The measuring method shall be as follows.

- a) Put the package on the surface plate to establish the seating plane.
- b) From the seating plane, measure the distance to a highest point. Let the distance be denoted as the mounting height A.

### 4.4

### Stand-off A1 iTeh STANDARD PREVIEW

### 4.4.1 Description

(standards.iteh.ai)

Let a distance from the seating plane to the lowest point of a package be denoted as the stand-off A1. See Figure 3 adards.itch.ai/catalog/standards/sist/9aed715a-43ca-4a4a-93a1aef5512097ae/iec-60191-6-20-2010



Figure 3 - Stand-off

### 4.4.2 Measuring method

The measuring method shall be as follows.

- a) Put the package on the surface plate to establish the reference surface (seating plane).
- b) Measure the distance from the reference surface (surface plate) to the lowest point of the package. Let the distance be denoted as the stand-off A1.

### 4.5 Body thickness A2

### 4.5.1 Description

The body thickness is defined as a distance between two parallel planes. It is tangent to the highest and lowest points of the body. Let the distance be denoted as the body thickness **A2**. See Figure 4.



Figure 4 - Body thickness A2

### 4.5.2 Measuring method

The measuring method shall be as follows.

- a) Put the package between vertically parallel surface plates. Never touch the leads.
- b) Measure the total thickness including the surface plates with a micrometer and subtract the thickness of surface plates from the total thickness so as to obtain the thickness of package.
  IEC 60191-6-20:2010

## 4.5.3 Quick measuring method catalog/standards/sist/9aed715a-43ca-4a4a-93a1-4cl-512097ae/iec-60191-6-20-2010

Measure the thickness of the package with a slide calipers along each diagonal line. Let the maximum value be denoted as the body thickness **A2**.

### 4.6 Lead widths bp and b1, lead thickness c and c1

### 4.6.1 Description

- a) The outmost width **bp** in the range of gage height **A3** from seating plane. The outmost width before surface plating shall be defined as **b1**. See Figures 5 and 6.
- b) The outmost width shall be defined as **b2** except the range of **L2** and number remaining. See Figure 6.
- c) The outmost thickness c in the range of gage height A3 from the seating plane. The outmost thickness before surface plating shall be defined as c1. The lead width and lead thickness, as shown in Figure 6, include burrs, crushing, and sagging.



Figure 5 - Lead width and thickness



Figure 6 - Measuring points of lead width and thickness

### 4.6.2 Measuring method

The measuring method shall be as follows.

- a) Put the package on the surface plate to establish the reference surface (seating plane).
- b) Measure the lead width and thickness in Figure 5.

### 4.6.3 Remarks

### iTeh STANDARD PREVIEW

Remarks are as follows.

- a) b1 and c1 may be measured before lead forming. In this case, measure b1 and c1 at the specified area in Figure 5 after lead forming.
- b) The lead thickness/may be measured at 4 points on the four corners of the package as representative values.

  aef5512097ae/iec-60191-6-20-2010

### 4.7 Soldered portion length Lp

### 4.7.1 Description

The distance between point **a** and point **b** which are crossing points of outer surface of lead and gage plane **A3**. See Figure 7.



Figure 7 - Soldered portion length Lp

### 4.7.2 Measuring method

The measuring method shall be as follows.

- a) Put the package on the surface plate.
- b) Make the datum parallel with the measuring reference.
- c) Observe the lead toward the package side (in the seating plane direction). Measure positions of points **a** and **b** as the soldered position length.

### 4.7.3 Remarks

As this measuring method can be done from the side, the values of the leads observable from the side are allowed as representative values.

### 4.8 The allowable value t of the center of the soldered portion length Lp

### 4.8.1 Description

The center of the soldered portion length Lp shall be located within the range t centering on the position that is at a theoretically correct distance of  $e^{-1}/2$  from the body center. See Figure 8.



IEC 2029/10

Figure 8 - The allowable value t of Lp center

### 4.8.2 Measuring method

The measuring method shall be as follows.

- a) Put the package on the surface plane to establish the reference surface (seating plane).
- b) Find the theoretically precise distance **e1**/2 from the body center. Then, check if the center of the soldered portion length Lp is within the tolerance **t** (range) specified as the center.

### 4.8.3 Remarks

As this measuring method can only be done from the side, the values of the leads observable from the side are allowed as representative values.