



Edition 1.0 2010-10

# TECHNICAL REPORT RAPPORT TECHNIQUE



# EMC IC modelling Teh STANDARD PREVIEW Part 2-1: Theory of black box modelling for conducted emission (standards.iteh.ai)

Modèles de circuits intégrés CEM – Partie 2-1: Théorie du modèle de la boîte noire pour les émissions conduites

4a240a9b09e6/iec-tr-62433-2-1-2010





# THIS PUBLICATION IS COPYRIGHT PROTECTED

## Copyright © 2010 IEC, Geneva, Switzerland

All rights reserved. Unless otherwise specified, no part of this publication may be reproduced or utilized in any form or by any means, electronic or mechanical, including photocopying and microfilm, without permission in writing from either IEC or IEC's member National Committee in the country of the requester.

If you have any questions about IEC copyright or have an enquiry about obtaining additional rights to this publication, please contact the address below or your local IEC member National Committee for further information.

Droits de reproduction réservés. Sauf indication contraire, aucune partie de cette publication ne peut être reproduite ni utilisée sous quelque forme que ce soit et par aucun procédé, électronique ou mécanique, y compris la photocopie et les microfilms, sans l'accord écrit de la CEI ou du Comité national de la CEI du pays du demandeur. Si vous avez des questions sur le copyright de la CEI ou si vous désirez obtenir des droits supplémentaires sur cette publication, utilisez les coordonnées ci-après ou contactez le Comité national de la CEI de votre pays de résidence.

IEC Central Office 3, rue de Varembé CH-1211 Geneva 20 Switzerland Email: inmail@iec.ch Web: www.iec.ch

#### About the IEC

The International Electrotechnical Commission (IEC) is the leading global organization that prepares and publishes International Standards for all electrical, electronic and related technologies.

#### About IEC publications

The technical content of IEC publications is kept under constant review by the IEC. Please make sure that you have the latest edition, a corrigenda or an amendment might have been published.

Catalogue of IEC publications: www.ieo.ch/searchpub ARD PREVIEW

The IEC on-line Catalogue enables you to search by a variety of criteria (reference number, text, technical committee,...). It also gives information on projects, withdrawn and replaced publications.

IEC Just Published: <u>www.iec.ch/online\_news/justpub</u>
 Stay up to date on all new IEC publications. Just Published details twice a month all new publications released. Available on-line and also by email. <u>IEC TR 62433-2-1:2010</u>

Electropedia: www.electropedia.otgrds.iteh.ai/catalog/standards/sist/7eb45dfa-5aac-44a5-93e2-

The world's leading online dictionary of electronic and electrical terms containing more than 20 000 terms and definitions in English and French, with equivalent terms in additional languages. Also known as the International Electrotechnical Vocabulary online.

Customer Service Centre: <u>www.iec.ch/webstore/custserv</u>

If you wish to give us your feedback on this publication or need further assistance, please visit the Customer Service Centre FAQ or contact us:

Email: <u>csc@iec.ch</u> Tel.: +41 22 919 02 11 Fax: +41 22 919 03 00

# A propos de la CEI

La Commission Electrotechnique Internationale (CEI) est la première organisation mondiale qui élabore et publie des normes internationales pour tout ce qui a trait à l'électricité, à l'électronique et aux technologies apparentées.

### A propos des publications CEI

Le contenu technique des publications de la CEI est constamment revu. Veuillez vous assurer que vous possédez l'édition la plus récente, un corrigendum ou amendement peut avoir été publié.

Catalogue des publications de la CEI: www.iec.ch/searchpub/cur\_fut-f.htm

Le Catalogue en-ligne de la CEI vous permet d'effectuer des recherches en utilisant différents critères (numéro de référence, texte, comité d'études,...). Il donne aussi des informations sur les projets et les publications retirées ou remplacées.

Just Published CEI: www.iec.ch/online\_news/justpub

Restez informé sur les nouvelles publications de la CEI. Just Published détaille deux fois par mois les nouvelles publications parues. Disponible en-ligne et aussi par email.

Electropedia: <u>www.electropedia.org</u>

Le premier dictionnaire en ligne au monde de termes électroniques et électriques. Il contient plus de 20 000 termes et définitions en anglais et en français, ainsi que les termes équivalents dans les langues additionnelles. Egalement appelé Vocabulaire Electrotechnique International en ligne.

Service Clients: <u>www.iec.ch/webstore/custserv/custserv\_entry-f.htm</u>

Si vous désirez nous donner des commentaires sur cette publication ou si vous avez des questions, visitez le FAQ du Service clients ou contactez-nous:

Email: <u>csc@iec.ch</u> Tél.: +41 22 919 02 11

Fax: +41 22 919 03 00





Edition 1.0 2010-10

# TECHNICAL REPORT

RAPPORT TECHNIQUE



# EMC IC modellingi**-Teh STANDARD PREVIEW** Part 2-1: Theory of black box modelling for conducted emission

Modèles de circuits intégrés CEM TR 62433-2-1:2010 Partie 2-1: Théorie: du modèle de la boîte noire pour les émissions conduites 4a240a9b09e6/jec-tr-62433-2-1-2010

INTERNATIONAL ELECTROTECHNICAL COMMISSION

COMMISSION ELECTROTECHNIQUE INTERNATIONALE

PRICE CODE CODE PRIX



ICS 31.200

ISBN 978-2-88912-208-0

# CONTENTS

| FOREWORD                                                        |                                        |                                                                                                                            |          |  |  |  |  |  |
|-----------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
| 1                                                               | Scope5                                 |                                                                                                                            |          |  |  |  |  |  |
| 2                                                               | Integrated circuit and modelling board |                                                                                                                            |          |  |  |  |  |  |
| 3                                                               | Assumptions                            |                                                                                                                            |          |  |  |  |  |  |
|                                                                 | 3.1                                    | ICEM-CE                                                                                                                    | .7       |  |  |  |  |  |
|                                                                 | 3.2                                    | Black box model                                                                                                            | .9       |  |  |  |  |  |
| 4                                                               | Modelling                              |                                                                                                                            |          |  |  |  |  |  |
|                                                                 | 4.1                                    | Terminals and objectives                                                                                                   | .9       |  |  |  |  |  |
|                                                                 | 4.2                                    | Admittance matrix                                                                                                          | 10       |  |  |  |  |  |
|                                                                 | 4.3                                    | Natrix compaction                                                                                                          |          |  |  |  |  |  |
| 5                                                               | 4.4<br>Paran                           | 4.4 Black DOX MODEL STRUCTURE                                                                                              |          |  |  |  |  |  |
| 5                                                               |                                        |                                                                                                                            |          |  |  |  |  |  |
|                                                                 | 5.2                                    | Equivalent internal activities                                                                                             | 13       |  |  |  |  |  |
|                                                                 | 5.3                                    | Equivalent passive distribution network                                                                                    | 15       |  |  |  |  |  |
|                                                                 | 5.4                                    | Parameter extraction method using finite impedance termination                                                             | 16       |  |  |  |  |  |
|                                                                 | 5.5                                    | Black box model including the reference terminal                                                                           | 17       |  |  |  |  |  |
| 6                                                               | Imple                                  | mentation <b>iTeh</b> STANDARD.PREVIEW                                                                                     | 17       |  |  |  |  |  |
|                                                                 | 6.1                                    | General                                                                                                                    | 17       |  |  |  |  |  |
|                                                                 | 6.2                                    | Configuration of the application board                                                                                     | 17       |  |  |  |  |  |
|                                                                 | 6.3                                    | Implementation of black box models                                                                                         | 20       |  |  |  |  |  |
| ٨٣٣                                                             | 6.4                                    | Solutions to noise voltages and noise currents<br>https://standards.ief.av/catalog/standards/sist/7eb45dia-5aac-44a5-93e2- | 20       |  |  |  |  |  |
| Anr                                                             |                                        | (informative) Nodal equation $66/100 + tr = 62433 + 2 - 1 - 2010$                                                          | 22<br>24 |  |  |  |  |  |
|                                                                 |                                        | Informative) Example of black box modelling                                                                                | 24<br>20 |  |  |  |  |  |
| BID                                                             | llograp                                | חייייייייייייייייייייייייייייייייייייי                                                                                     | 28       |  |  |  |  |  |
| Fig                                                             | ure 1 -                                | - Integrated circuit and its modelling board                                                                               | .6       |  |  |  |  |  |
| Fig                                                             | ure 2 -                                | - Basic ICEM-CE model structure for an IC                                                                                  | .7       |  |  |  |  |  |
| Fig                                                             | ure 3 -                                | - Representation of the integrated circuit and its modelling board by ICEM-CE                                              | .8       |  |  |  |  |  |
| Fig                                                             | ure 4 -                                | - Structure of the ICEM-CE for IC black box modelling                                                                      | 10       |  |  |  |  |  |
| Fig                                                             | ure 5 -                                | - IC Black box model structure                                                                                             | 12       |  |  |  |  |  |
| Figure 6 – IC black box model description with circuit elements |                                        |                                                                                                                            |          |  |  |  |  |  |
| Fia                                                             | ure 7 -                                | - Setup for extraction of equivalent IAs                                                                                   | 14       |  |  |  |  |  |
| Fia                                                             | ure 8 -                                | - Definition of phase                                                                                                      | 15       |  |  |  |  |  |
| Fia                                                             | ure 9 -                                | - Setup for extraction of equivalent PDN                                                                                   | 16       |  |  |  |  |  |
| Fia                                                             | ure 10                                 | - Setup for extraction of equivalent IAs and PDN                                                                           | 16       |  |  |  |  |  |
| Fia                                                             | ure 11                                 | - Configuration of the application board                                                                                   | 18       |  |  |  |  |  |
| Fig                                                             | ure 12                                 | - Setup for simulation of the application board                                                                            | 19       |  |  |  |  |  |
| Fig                                                             |                                        | 1 – The ICEM-CE model                                                                                                      | 25       |  |  |  |  |  |
| Fig                                                             | re R'                                  | 2 - Spectrum of equivalent IA                                                                                              | -0       |  |  |  |  |  |
| Ei~                                                             | Figure B 3 – Calculated admittances    |                                                                                                                            |          |  |  |  |  |  |
| rigi                                                            | Figure D.5 – Calculated admittances    |                                                                                                                            |          |  |  |  |  |  |
| Figi                                                            | ure B.4                                | + – NOISE VOITAGE AND NOISE CUTTENT                                                                                        | 27       |  |  |  |  |  |

# INTERNATIONAL ELECTROTECHNICAL COMMISSION

# EMC IC MODELLING -

# Part 2-1: Theory of black box modelling for conducted emission

## FOREWORD

- 1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation. IEC collaborates closely with the International Organization for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations.
- The formal decisions or agreements of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees.
- 3) IEC Publications have the form of recommendations for international use and are accepted by IEC National Committees in that sense. While all reasonable efforts are made to ensure that the technical content of IEC Publications is accurate, IEC cannot be held responsible for the way in which they are used or for any misinterpretation by any enduser.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC Publication and the corresponding national or regional publication shall be clearly indicated in the latter.
- 5) IEC itself does not provide any attestation of conformity. Independent certification bodies provide conformity assessment services and similar as access to TEC marks of conformity TEC s-not responsible for any services carried out by independent certification bodies. 62433-2-1-2010
- 6) All users should ensure that they have the latest edition of this publication.
- 7) No liability shall attach to IEC or its directors, employees, servants or agents including individual experts and members of its technical committees and IEC National Committees for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC Publication or any other IEC Publications.
- 8) Attention is drawn to the Normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) Attention is drawn to the possibility that some of the elements of this IEC Publication may be the subject of patent rights. IEC shall not be held responsible for identifying any or all such patent rights.

The main task of IEC technical committees is to prepare International Standards. However, a technical committee may propose the publication of a technical report when it has collected data of a different kind from that which is normally published as an International Standard, for example "state of the art".

IEC 62433-2-1, which is a technical report, has been prepared by subcommittee 47A: Integrated circuits, of IEC technical committee 47: Semiconductor devices.

The text of this technical report is based on the following documents:

| Enquiry draft | Report on voting |
|---------------|------------------|
| 47A/826A/DTR  | 47A/834/RVC      |

Full information on the voting for the approval of this technical report can be found in the report on voting indicated in the above table.

This publication has been drafted in accordance with the ISO/IEC Directives, Part 2.

A list of all parts of IEC 62433 series, under the general title *EMC IC modelling*, can be found on the IEC website.

The committee has decided that the contents of this publication will remain unchanged until the stability date indicated on the IEC web site under "http://webstore.iec.ch" in the data related to the specific publication. At this date, the publication will be

- reconfirmed,
- withdrawn,
- replaced by a revised edition, or
- amended.

IMPORTANT – The 'colour inside' logo on the cover page of this publication indicates that it contains colours which are considered to be useful for the correct understanding of its contents. Users should therefore print this document using a colour printer.

# iTeh STANDARD PREVIEW (standards.iteh.ai)

<u>IEC TR 62433-2-1:2010</u> https://standards.iteh.ai/catalog/standards/sist/7eb45dfa-5aac-44a5-93e2-4a240a9b09e6/iec-tr-62433-2-1-2010

# EMC IC MODELLING -

# Part 2-1: Theory of black box modelling for conducted emission

## 1 Scope

This part of IEC 62433-2-1 covers black box modelling which has the potential to make the modelling of conducted emission very simple, very fast, and can provide complete protection of proprietary information of IC vendors.

This technical report is intended to provide the theoretical background on black box modelling for IC conducted emission.

# 2 Integrated circuit and modelling board

Figure 1 shows an integrated circuit (IC) and a modelling board. The IC is equipped with power/ ground pins, output pins and input pins. Usually an IC requires different power supply connections, namely, to supply digital cores, I/Os, and analogue circuits. Each one of these power supplies may have plural pins.

# iTeh STANDARD PREVIEW

An IC cannot be activated by itself. To activate the IC properly, the IC has to be provided with power supplies, a set of input signals or an input signal vector, and appropriate loads for output pins.

# IEC TR 62433-2-1:2010

To achieve these requirements in the modelling board is used a The modelling board provides minimum requirements for the activation it supplies power, and input signals to the IC, and it gives typical loads for the output pins. In addition, power/ ground pins of the same category are connected to each other in the modelling board resulting in one terminal for each category of the power/ ground supply at the interface of the modelling board.

The board is also used for parameter extractions for modelling the IC. The IC modelling includes the board. The relationship between the IC modelling and the modelling board is just like the relationship between measured data and measurement board that affects measurement data. Therefore the modelling board should be as simple and general as possible.



Figure 1b) – Structure of the IC part

Figure 1 – Integrated circuit and its modelling board

TR 62433-2-1 © IEC:2010

# 3 Assumptions

# 3.1 ICEM-CE

ICEM-CE is a macro model that approximates conducted emission behaviour of an IC using two types of components, internal activity (IA) and passive distribution network (PDN) as shown in Figure 2. These two types of components are connected through internal terminals (ITs).

The IAs represent noise sources that originate in switching of active devices within the IC. The PDN represents noise propagation characteristics from the internal terminals to the external terminals (ETs).

The black box modelling is based on this ICEM-CE model structure.



Figure 2 – Basic ICEM-CE model structure for an IC

Figure 3 shows how to make an ICEM-CE model for the example of an IC and its modelling board shown in Figure 1. Figure 3a) shows the assignment of IA and PDN. The IA part includes input vector generators and output loads on the modelling board. The PDN part consists of the IC PDN part and Board PDN part. The IC PDN part consists of the power/ ground network of the die and the package of the IC. Figure 3b) shows the ICEM-CE structure of the IC and its modeling board with IAs and PDNs.



Figure 3b) – ICEM-CE representation

Figure 3 – Representation of the integrated circuit and its modelling board by ICEM-CE

### 3.2 Black box model

In black box modelling, the PDN is described using a numerical matrix. To represent the PDN using a matrix, the PDN is assumed to be a linear circuit. Although the PDN is usually non-linear, this assumption is generally valid because noise voltages are small enough.

The elements of the matrix depend on noise frequency. Therefore, the PDN and the IAs should be described in frequency domain, and the PDN and IAs should be given for each frequency concerned.

The PDN can be represented either by an impedance matrix or an admittance matrix. This technical report uses an admittance matrix because admittance is more convenient than impedance to combine other models to the black box model.

# 4 Modelling

#### 4.1 Terminals and objectives

As shown in Figure 1 and Figure 3, an input signal vector is applied to the IC through input terminals. The signal vector activates the IC and it causes IAs inside the IC. Therefore, the voltages and currents of the input terminals are conditions for the modelling. Noise voltages and currents at the input terminals are not the objectives of the modelling.

For the output pins of the IC, the modelling board provides typical loads. These loads generate IAs at the output circuits of the IC and consequently, from the IAs noise voltages and noise currents appear at the power/ ground terminals. This effect is included into the black box modelling. Output terminals themselves are also a source of conducted emissions, but the black box modelling given in this technical report cannot handle these emissions, because the characteristics of output circuits are non-linear. To simulate conducted emissions through output terminals, other black box modelling such as fMIC4 or IBIS has to be combined with this black box modelling. 4a240a9b09e6/icc-tr-62433-2-1-2010

Users cannot manipulate the internal terminals shown in Figure 2 that connect the IAs to the PDN. Therefore, the noise voltages and noise currents of internal terminals are also not the objectives of the black box modelling. But for the first step of this study, these terminals have to be used for the modelling, because these terminals provide the noise sources to the PDN. They are necessary particularly when a model is built from design data.

As the result, the objectives of the black box modelling are to provide models that can be used for numerical calculation of conducted emissions through power and ground terminals of an IC, which is applicable for an application board.

The ICEM-CE model structure for the black box modelling is shown in Figure 4. The IAs are expressed by current sources, and the PDN is given as an admittance matrix.

The noise voltages of the power/ ground terminals are defined with reference to a reference ground terminal (ET0) that is directly connected to the reference plane of the modelling board. The other power/ ground terminals of the PDN are named as ETx. The value of n is the number of power/ ground terminals minus one. The number of IAs is m. Therefore there are  $2 \cdot m$  internal terminals, and these terminals are named as ITx as shown in Figure 4.



- 10 -

Figure 4 - Structure of the ICEM-CE for IC black box modelling

# 4.2 Admittance matrix (standards.iteh.ai)

The PDN in Figure 4 is assumed to be a linear circuit. Therefore, the PDN can be expressed using an admittance matrix based on the nodal analysis method. The equation that expresses the IC, shown as Figure 4, is given below standards/sist/7eb45dfa-5aac-44a5-93e2-4a240a9b09e6/iec-tr-62433-2-1-2010

| - Y <sub>ET1 ET1</sub> |   | $Y_{\rm ET1 \; ETn}$ | Y <sub>ET1 IT1</sub>  |   | Y <sub>ET1 IT2m</sub> | ] | V <sub>ET1</sub> |   | I <sub>ET1</sub>    |     |
|------------------------|---|----------------------|-----------------------|---|-----------------------|---|------------------|---|---------------------|-----|
|                        |   |                      |                       |   |                       |   |                  |   |                     |     |
| Y <sub>ETn ET1</sub>   |   | Y <sub>ETn ETn</sub> | Y <sub>ETn IT1</sub>  |   | Y <sub>ETn IT2m</sub> |   | V <sub>ETn</sub> |   | I <sub>ETn</sub>    |     |
| $Y_{IT1}$ ET1          | • | $Y_{IT1}$ ETn        | Y <sub>IT1 IT1</sub>  | • | $Y_{IT1}$ IT2m        |   | $V_{\rm IT1}$    |   | $I_{\rm IT1}$       | (1) |
|                        |   |                      | -                     |   |                       | × |                  | = | I <sub>IT2</sub>    | (1) |
|                        |   |                      | -                     |   |                       |   |                  |   | -                   |     |
|                        |   |                      |                       |   |                       |   |                  |   | I <sub>IT2m-1</sub> |     |
| YIT2m ET1              |   | $Y_{\rm IT2m~ETn}$   | Y <sub>IT2m IT1</sub> |   | $Y_{\rm IT2mIT2m}$    |   | VIT2m_           |   | I <sub>IT2m</sub>   |     |

Here,  $V_{\text{ETx}}$  and  $I_{\text{ETx}}$  are the noise voltage and the noise current of ETx, respectively.  $V_{\text{ITx}}$  and  $I_{\text{ITx}}$  represent the noise voltage and the noise current of ITx, respectively.

NOTE Equation 1 describes the PDN without using variables of voltages and currents for internal nodes, which connect passive elements making up the PDN. Annex A gives the proof of the equation.

The admittance matrix is regular and its dimension is (n+2m, n+2m). For simplicity, Equation (1) is represented using sub-matrices and vectors as follows. In this equation, IAs substitute the currents of the internal terminals.

$$\begin{bmatrix} \begin{bmatrix} Y_{\mathsf{E}\mathsf{T} \ \mathsf{E}\mathsf{T}} \end{bmatrix} & \begin{bmatrix} Y_{\mathsf{E}\mathsf{T} \ \mathsf{I}\mathsf{T}} \end{bmatrix} \\ \begin{bmatrix} Y_{\mathsf{I}\mathsf{T} \ \mathsf{E}\mathsf{T}} \end{bmatrix} & \begin{bmatrix} Y_{\mathsf{E}\mathsf{T} \ \mathsf{I}} \end{bmatrix} \end{bmatrix} \times \begin{bmatrix} \begin{bmatrix} V_{\mathsf{E}\mathsf{T}} \end{bmatrix} \\ \begin{bmatrix} V_{\mathsf{I}\mathsf{T}} \end{bmatrix} \end{bmatrix} = \begin{bmatrix} \begin{bmatrix} I_{\mathsf{E}\mathsf{T}} \end{bmatrix} \end{bmatrix}$$
(2)

where,

 $[Y_{\text{ET} \text{ET}}]$  is the regular admittance sub-matrix that represents interactions between ETs;  $[Y_{\text{ET} \text{IT}}]$  is the admittance sub-matrix that represents interactions between ETs and ITs;  $[Y_{\text{IT} \text{ET}}]$  is the admittance sub-matrix that represents interactions between ITs and ETs;  $[Y_{\text{IT} \text{IT}}]$  is the regular admittance sub-matrix that represents interactions between ITs;  $[Y_{\text{ET}}]$  is the regular admittance sub-matrix that represents interactions between ITs;  $[V_{\text{ET}}]$  is the voltage vector that represents noise voltages of ETs;  $[V_{\text{IT}}]$  is the voltage vector that represents noise voltages of ITs;

- 11 -

 $[I_{FT}]$  is the current vector that represents noise currents of ETs; and

 $[I_{\rm IT}]$  is the current vector that represents noise currents of ITs.

 $[I_{\rm IT}]$  is given as follows.

$$[I_{\mathrm{IT}}] = [IA] \equiv \begin{bmatrix} IA_{1} \\ -IA_{1} \\ \vdots \\ \vdots \\ IA_{\mathrm{m}} \\ -IA_{\mathrm{m}} \end{bmatrix}$$
(3)

# 4.3 Matrix compaction STANDARD PREVIEW [V<sub>IT</sub>] is eliminated out from Equation (2), as follows iteh.ai)

Equation (2) can be expanded into following two equations, combining Equation (3).

https://standards.tteh.ai/catalog/standards/sist/7eb45dfa-5aac-44a5-93e2-4a240a9b09e6/jee-tr=62433-2-1=2010

$$[Y_{\mathsf{ET}\mathsf{ET}}] \times [V_{\mathsf{ET}}] + [Y_{\mathsf{ET}\mathsf{IT}}] \times [V_{\mathsf{IT}}] = [I_{\mathsf{ET}}]$$
(4)

$$[Y_{\mathsf{IT}\,\mathsf{ET}}] \times [V_{\mathsf{ET}}] + [Y_{\mathsf{IT}\,\mathsf{IT}}] \times [V_{\mathsf{IT}}] = [IA]$$
(5)

From Equation (5),  $\left[ V_{\mathrm{IT}} \right]$  is obtained as follows.

$$[V_{\mathsf{IT}}] = [Y_{\mathsf{IT}\,\mathsf{IT}}]^{-1} \times ([LA] - [Y_{\mathsf{IT}\,\mathsf{ET}}] \times [V_{\mathsf{ET}}])$$
(6)

By substituting Equation (6) by Equation (4),  $[V_{\text{IT}}]$  can be eliminated out from Equation (4).

$$([Y_{\mathsf{ET}\,\mathsf{ET}\,}] - [Y_{\mathsf{ET}\,\mathsf{IT}\,}] \times [Y_{\mathsf{IT}\,\mathsf{IT}\,}]^{-1} \times [Y_{\mathsf{IT}\,\mathsf{ET}\,}]) \times [V_{\mathsf{ET}\,}] = [I_{\mathsf{ET}\,}] - [Y_{\mathsf{ET}\,\mathsf{IT}\,}] \times [Y_{\mathsf{IT}\,\mathsf{IT}\,}]^{-1} \times [IA]$$
(7)

The coefficient of  $[V_{\text{ET}}]$  in the left-hand side is an admittance matrix whose dimension is (n, n). And the second term of the right-hand side is a current vector with n-dimension. The dimension of [IA'] is n, and the dimension of  $[Y'_{\text{ET}\text{ET}}]$  is (n, n). Therefore, [IA'] and  $[Y'_{\text{ET}\text{ET}}]$  can be defined as follows.

$$[IA'] = -[Y_{\mathsf{ET}|\mathsf{IT}}] \times [Y_{\mathsf{IT}|\mathsf{IT}}]^{-1} \times [IA]$$
(8)

$$[Y'_{\mathsf{ET}\,\mathsf{ET}\,}] \equiv [Y_{\mathsf{ET}\,\mathsf{ET}\,}] - [Y_{\mathsf{ET}\,\mathsf{IT}\,}] \times [Y_{\mathsf{IT}\,\mathsf{IT}\,}]^{-1} \times [Y_{\mathsf{IT}\,\mathsf{ET}\,}]$$
(9)

Then, Equation (7) becomes very simple.

$$[Y'_{\mathsf{ET}\,\mathsf{ET}\,\mathsf{ET}\,}] \times [V_{\mathsf{ET}\,}] = [I_{\mathsf{ET}\,}] + [IA']$$
(10)

#### 4.4 Black box model structure

In Equations (8) and (9), [IA'] and  $[Y'_{\text{ET}\text{ET}}]$  are constant. Therefore [IA'] and  $[Y'_{\text{ET}\text{ET}}]$  are named as "equivalent internal activities (equivalent IAs)" and "equivalent passive distribution network (equivalent PDN)", respectively.

Equation (10) means that the black box model structure consists of an equivalent PDN and equivalent IAs as illustrated in the dotted area of Figure 5.

Compared with Figure 4, the IAs at the internal terminals are modified and transferred to the parallel positions to the external terminals. And the PDN is modified and simplified.



Figure 5 – IC Black box model structure

The IC black box model structure, as shown in Figure 5, is modelled using the expression having the (n+1) external terminals including the reference, where the number of the independent terminal voltage is n. Equation (10) is the Y matrix expression that determines the n external terminal voltages except for the reference as independent variables, and it is the n port circuit which has the reference terminal as the common negative terminal and the other terminals as the positive terminals. A n port circuit of black box model is expressed with circuit elements as shown in Figure 6. It consists of the parallel connection of passive elements having the admittance of the diagonal elements of the Y matrix, voltage controlled current sources having the current of the product of the non-diagonal element value and the other port voltage, and the independent current source having the current calculated from Equation (8).

The Y matrix expression of Equation (10) can be converted into an expression using Z or S matrices easily using conversion formulas.



- 13 -

 IEC TR 62433-2-1:2010

 5 Parameter extractions

 ds.iteh.ai/catalog/standards/sist/7eb45dfa-5aac-44a5-93e2-4a240a9b09e6/iec-tr-62433-2-1-2010

# 5.1 General

The black box model for conducted emission consists of two components, the equivalent IAs and the equivalent PDN. To build a black box model from measurements, elements of these two components should be obtained. This clause describes the methods used to obtain these components from measurements.

The equivalent IAs depend on the operational mode and power supply condition of the IC. Therefore, the typical power supply condition and the repetitive specific input signal vector that corresponds to the operational mode should be applied to the power/ ground terminals and the input terminals of the modelling board during the measurements of equivalent IAs, respectively.

The equivalent PDN is assumed as a linear function, but it actually depends on voltages. Therefore, the typical power supply is given to the power/ground terminals of the modelling board during the measurements. Relatively small signals should be used for the measurements to assure the assumption is valid.

# 5.2 Equivalent internal activities

From Equation (10), the equivalent noise current sources can be,

$$[IA'] = -[I_{\text{ET}}], \text{ when } [V_{\text{ET}}] = [0]$$
 (11)