

Edition 1.0 2015-03

# TECHNICAL SPECIFICATION SPECIFICATION TECHNIQUE



Device embedded substrate ANDARD PREVIEW Part 2-1: Guidelines – General description of technology (standards.iten.al)

Substrat avec appareil(s) intégré(s) – Partie 2-1: Directives – Description générale de la technologie

ba1f2568ff52/iec-ts-62878-2-1-2015





# THIS PUBLICATION IS COPYRIGHT PROTECTED Copyright © 2015 IEC, Geneva, Switzerland

All rights reserved. Unless otherwise specified, no part of this publication may be reproduced or utilized in any form or by any means, electronic or mechanical, including photocopying and microfilm, without permission in writing from either IEC or IEC's member National Committee in the country of the requester. If you have any questions about IEC copyright or have an enquiry about obtaining additional rights to this publication, please contact the address below or your local IEC member National Committee for further information.

Droits de reproduction réservés. Sauf indication contraire, aucune partie de cette publication ne peut être reproduite ni utilisée sous quelque forme que ce soit et par aucun procédé, électronique ou mécanique, y compris la photocopie et les microfilms, sans l'accord écrit de l'IEC ou du Comité national de l'IEC du pays du demandeur. Si vous avez des questions sur le copyright de l'IEC ou si vous désirez obtenir des droits supplémentaires sur cette publication, utilisez les coordonnées ci-après ou contactez le Comité national de l'IEC de votre pays de résidence.

| IEC Central Office | Tel.: +41 22 919 02 11 |
|--------------------|------------------------|
| 3, rue de Varembé  | Fax: +41 22 919 03 00  |
| CH-1211 Geneva 20  | info@iec.ch            |
| Switzerland        | www.iec.ch             |

## About the IEC

The International Electrotechnical Commission (IEC) is the leading global organization that prepares and publishes International Standards for all electrical, electronic and related technologies.

## About IEC publications

The technical content of IEC publications is kept under constant review by the IEC. Please make sure that you have the latest edition, a corrigenda or an amendment might have been published.

## IEC Catalogue - webstore.iec.ch/catalogue

The stand-alone application for consulting the entire bibliographical information on IEC International Standards, Technical Specifications, Technical Reports and other documents. Available for PC, Mac OS, Android Tablets and iPad.

## IEC publications search - www.iec.ch/searchpub

The advanced search enables to find IEC publications by a variety of criteria (reference number, text, technical committee,...). It also gives information on projects, replaced and withdrawn publications.

## IEC Just Published - webstore.iec.ch/justpublished

Stay up to date on all new IEC publications. Just Published details all new publications released. Available online and also once a month by email.

## Electropedia - www.electropedia.org

The world's leading online dictionary of electronic and electrical terms containing more than 30 000 terms and definitions in English and French, with equivalent terms in 15 additional languages. Also known as the International Electrotechnical Vocabulary (IEV) online.

## IEC Glossary - std.iec.ch/glossary

More than 60 000 electrotechnical terminology entries in English and French extracted from the Terms and Definitions clause of IEC publications issued since 2002. Some entries have been collected from earlier publications of IEC TC 37, 77, 86 and CISPR.

## IEC Customer Service Centre - webstore.iec.ch/csc

If you wish to give us your feedback on this publication or need further assistance, please contact the Customer Service Centre: csc@iec.ch.

## A propos de l'IEC

La Commission Electrotechnique Internationale (IEC) est la première organisation mondiale qui élabore et publie des Normes internationales pour tout ce qui a trait à l'électricité, à l'électronique et aux technologies apparentées.

## A propos des publications IEC

Le contenu technique des publications IEC est constamment revu. Veuillez vous assurer que vous possédez l'édition la plus récente, un corrigendum ou amendement peut avoir été publié.

## Catalogue IEC - webstore.iec.ch/catalogue

Application autonome pour consulter tous les renseignements bibliographiques sur les Normes internationales, Spécifications techniques, Rapports techniques et autres documents de l'IEC. Disponible pour PC, Mac OS, tablettes Android et iPad.

## Recherche de publications IEC - www.iec.ch/searchpub

La recherche avancée permet de trouver des publications IEC en utilisant différents critères (numéro de référence, texte, comité d'études,...). Elle donne aussi des informations sur les projets et les publications remplacées ou retirées.

## IEC Just Published - webstore.iec.ch/justpublished

Restez informé sur les nouvelles publications IEC. Just Published détaille les nouvelles publications parues. Disponible en ligne et aussi une fois par mois par email.

## Electropedia - www.electropedia.org

Le premier dictionnaire en ligne de termes électroniques et électriques. Il contient plus de 30 000 termes et définitions en anglais et en français, ainsi que les termes équivalents dans 15 langues additionnelles. Egalement appelé Vocabulaire Electrotechnique International (IEV) en ligne.

## Glossaire IEC - std.iec.ch/glossary

Plus de 60 000 entrées terminologiques électrotechniques, en anglais et en français, extraites des articles Termes et Définitions des publications IEC parues depuis 2002. Plus certaines entrées antérieures extraites des publications des CE 37, 77, 86 et CISPR de l'IEC.

## Service Clients - webstore.iec.ch/csc

Si vous désirez nous donner des commentaires sur cette publication ou si vous avez des questions contactez-nous: csc@iec.ch.





Edition 1.0 2015-03

# TECHNICAL SPECIFICATION

SPECIFICATION TECHNIQUE



Device embedded substrate ANDARD PREVIEW Part 2-1: Guidelines – General description of technology

Substrat avec appareil(s) intégré(s), 62878-2-1:2015 Partie 2-1: Directives and Description, générale, de la technologiebalf2568ff52/iec-ts-62878-2-1-2015

INTERNATIONAL ELECTROTECHNICAL COMMISSION

COMMISSION ELECTROTECHNIQUE INTERNATIONALE

ICS 31.180; 31.190

ISBN 978-2-8322-2434-2

Warning! Make sure that you obtained this publication from an authorized distributor. Attention! Veuillez vous assurer que vous avez obtenu cette publication via un distributeur agréé.

 Registered trademark of the International Electrotechnical Commission Marque déposée de la Commission Electrotechnique Internationale

# CONTENTS

| FC         | DREWO               | RD                                                                                        | 4  |
|------------|---------------------|-------------------------------------------------------------------------------------------|----|
| IN         | TRODU               | CTION                                                                                     | 6  |
| 1          | Scop                | e                                                                                         | 7  |
| 2          | Norm                | ative references                                                                          | 7  |
| 3          | Term                | s, definitions and abbreviations                                                          | 7  |
|            | 3.1                 | Terms and definitions                                                                     | 7  |
|            | 3.2                 | Abbreviations                                                                             | 7  |
| 4          | Tech                | nology of device embedded substrate                                                       | 7  |
|            | 4.1                 | Basic structures                                                                          | 7  |
|            | 4.2                 | Technology of device embedded substrate                                                   | 9  |
|            | 4.3                 | Structures of device embedded substrates and terms used in this specification             | 10 |
| 5          | معوال               | mounting and interconnection                                                              | 13 |
| 0          | 5 1                 | General                                                                                   | 13 |
|            | 5.2                 | Interconnections and structures of device embedded substrate                              | 15 |
|            | 5.3                 | Device embedding by conventional process                                                  | 17 |
|            | 5.4                 | Device embedding using vias <b>DARD PREVIEW</b>                                           | 19 |
| 6          | Nami                | ng of each section                                                                        | 22 |
|            | 6.1                 | General                                                                                   | 22 |
|            | 6.2                 | General definition of top and bottom surfaces                                             | 22 |
|            | 6.3                 | Naming of layers and interconnection position steep: 7b3e-4cat-b458                       | 24 |
|            | 6.4                 | Definitions of insulation layer thickness, conductor gap and connection                   |    |
|            |                     | distance between terminal and conductor                                                   | 27 |
|            | 6.4.1               | General                                                                                   | 27 |
|            | 6.4.2               | pad connection                                                                            | 27 |
|            | 6.4.3               | Insulation layer thickness, conductor gap and electrode/conductor gap in a via connection | 28 |
|            | 6.5                 | Additional information                                                                    | 28 |
|            | 6.5.1               | Additional information for the insulation layer                                           | 28 |
|            | 6.5.2               | Additional information for conductor gap and electrode/conductor gap                      | 29 |
| Bit        | oliograp            | hy                                                                                        | 30 |
| Fiç        | gure 1 –            | Examples of device embedded substrate                                                     | 8  |
| Fiç        | -<br>gure 2 –       | Completed device embedded substrate (pad connection)                                      | 9  |
| Fic        | -<br>aure 3 –       | Completed device embedded substrate (via connection)                                      | 9  |
| Fic        | oure 4 –            | Structure of a pad connection type substrate on a passive device embedded                 | -  |
| ce         | ramics I            | pase                                                                                      | 10 |
| Fig<br>(vi | gure 5 –<br>a conne | Structure of a device embedded substrate using a ceramic board as the base                | 10 |
| Fic        | ure 6 -             | Entire structure of device embedded substrate                                             | 15 |
| Fic        | oure 7 –            | Base (typical structure)                                                                  |    |
| Fic        | oure 8 -            | Base (cavity structure)                                                                   |    |
| Fid        |                     | Base (insulator)                                                                          |    |
| 116        | jui 0 0 -           |                                                                                           |    |

| Figure 10 – Base (Conductive carrier – metal plate)                                                                                     | 16 |
|-----------------------------------------------------------------------------------------------------------------------------------------|----|
| Figure 11 – Passive device embedded ceramic board used as a base                                                                        | 17 |
| Figure 12 – Ceramic board used as base (ceramic)                                                                                        | 17 |
| Figure 13 – Wire bonding connection and embedding of active device bare die                                                             | 17 |
| Figure 14 – Soldering connection and embedding of active device                                                                         | 18 |
| Figure 15 – Soldering connection of square type passive device                                                                          | 18 |
| Figure 16 – Conductive resin connection and embedding of active device                                                                  | 18 |
| Figure 17 – Conductive resin connection and embedding of square type passive device                                                     | 19 |
| Figure 18 – Soldering connection into through hole and embedding of passive device                                                      | 19 |
| Figure 19 – Connection by copper plating after embedding of active device                                                               | 19 |
| Figure 20 – Connection by copper plating after embedding of square type passive device                                                  | 20 |
| Figure 21 – Conductive paste connection after embedding of active device package                                                        | 20 |
| Figure 22 – Conductive paste connection after embedding of square type passive device chip 20                                           |    |
| Figure 23 – Device embedded substrate for device embedding in multi-layers                                                              | 21 |
| Figure 24 – Embedding of devices over multiple layers                                                                                   | 21 |
| Figure 25 – Resin base substrate                                                                                                        | 21 |
| Figure 26 – Conductor and metal sheet/copper foil as base substrate                                                                     | 22 |
| Figure 27 – Device embedded substrate using passive device embedded ceramic substrates as base substrate – Second type I CIS. Iten.al.) | 22 |
| Figure 28 – Definition of top and bottom surfaces                                                                                       | 23 |
| Figure 29 – Definition of top and bottom surfaces (mounting of a mother board)                                                          | 23 |
| Figure 30 - Names of layers in pad connections-62878-2-1-2015                                                                           | 24 |
| Figure 31 – Additional information concerning the interconnection position                                                              | 25 |
| Figure 32 – Names of layers in via connection [I]                                                                                       | 25 |
| Figure 33 – Names of layers in via connection [II]                                                                                      | 26 |
| Figure 34 – Names of layers in via connection [III]                                                                                     | 26 |
| Figure 35 – Definition of insulating layer thickness and conductor gap in pad connection 28                                             |    |
| Figure 36 – Definition of electrode gap in via connection                                                                               | 28 |
| Figure 37 – Additional illustration of insulating layer thickness                                                                       | 29 |
| Figure 38 – Additional illustration for conductor gap and electrode/connector gap                                                       | 29 |
| Table 1 – Classification of device embedding                                                                                            | 11 |
| Table 2 – Formed embedded device into the substrate                                                                                     | 12 |
| Table 3 – Embedded device structure and fabrication process                                                                             | 13 |
| Table 4 – Jisso mounting and interconnection of device embedded substrate                                                               | 14 |
| Table 5 – Names of layers of device embedded board                                                                                      | 27 |

# INTERNATIONAL ELECTROTECHNICAL COMMISSION

# **DEVICE EMBEDDED SUBSTRATE –**

# Part 2-1: Guidelines – General description of technology

## FOREWORD

- 1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations.
- 2) The formal decisions or agreements of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees.
- 3) IEC Publications have the form of recommendations for international use and are accepted by IEC National Committees in that sense. While all reasonable efforts are made to ensure that the technical content of IEC Publications is accurate, IEC cannot be held responsible for the way in which they are used or for any misinterpretation by any enduser.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC Publication and the corresponding national or regional publication shall be clearly indicated in the latter.
- 5) IEC itself does not provide any attestation of conformity. Independent certification bodies provide conformity assessment services and, in some areas, access to IEC marks of conformity. IEC is not responsible for any services carried out by independent certification bodies. sist/81051e89-7b3e-4ca1-b458-
- 6) All users should ensure that they have the latest edition of this publication.
- 7) No liability shall attach to IEC or its directors, employees, servants or agents including individual experts and members of its technical committees and IEC National Committees for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC Publication or any other IEC Publications.
- 8) Attention is drawn to the Normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) Attention is drawn to the possibility that some of the elements of this IEC Publication may be the subject of patent rights. IEC shall not be held responsible for identifying any or all such patent rights.

The main task of IEC technical committees is to prepare International Standards. In exceptional circumstances, a technical committee may propose the publication of a Technical Specification when

- the required support cannot be obtained for the publication of an International Standard, despite repeated efforts, or
- the subject is still under technical development or where, for any other reason, there is the future but no immediate possibility of an agreement on an International Standard.

Technical Specifications are subject to review within three years of publication to decide whether they can be transformed into International Standards.

IEC TS 62878-2-1, which is a Technical Specification, has been prepared by IEC technical committee 91: Electronics assembly technology.

The text of this Technical Specification is based on the following documents:

| Enquiry draft | Report on voting |  |  |
|---------------|------------------|--|--|
| 91/1142/DTS   | 91/1163A/RVC     |  |  |

Full information on the voting for the approval of this Technical Specification can be found in the report on voting indicated in the above table.

A list of all parts in the IEC 62878 series, published under the general title *Device embedded substrate*, can be found on the IEC website.

This publication has been drafted in accordance with the ISO/IEC Directives, Part 2.

The committee has decided that the contents of this publication will remain unchanged until the stability date indicated on the IEC website under "http://webstore.iec.ch" in the data related to the specific publication. At this date, the publication will be

- reconfirmed,
- withdrawn,
- replaced by a revised edition, or
- amended.

# iTeh STANDARD PREVIEW

IMPORTANT – The 'colour inside' logo on the cover page of this publication indicates that it contains colours which are considered to be useful for the correct understanding of its contents. Users should therefore print this document using a colour printer.

<u>IEC TS 62878-2-1:2015</u> https://standards.iteh.ai/catalog/standards/sist/81051e89-7b3e-4ca1-b458ba1f2568ff52/iec-ts-62878-2-1-2015

# INTRODUCTION

This part of IEC 62878 provides guidance with respect to device embedded substrate, fabricated by embedding discrete active and passive electronic devices into one or multiple inner layers of a substrate with electric connections by means of vias, conductor plating, conductive paste, and printing. Within the IEC 62878 series,

- IEC 62878-1-1 specifies the test methods,
- IEC TS 62878-2-1 gives a general description of the technology,
- IEC TS 62878-2-3 provides guidance on design, and
- IEC TS 62878-2-4 specifies the test element groups.

The device embedded substrate may be used as a substrate to mount SMDs to form electronic circuits, as conductor and insulator layers may be formed after embedding electronic devices.

The purpose of the IEC 62878 series is to achieve a common understanding with respect to structures, test methods, design and fabrication processes and the use of the device embedded substrate in industry.

# iTeh STANDARD PREVIEW (standards.iteh.ai)

<u>IEC TS 62878-2-1:2015</u> https://standards.iteh.ai/catalog/standards/sist/81051e89-7b3e-4ca1-b458ba1f2568ff52/iec-ts-62878-2-1-2015

# **DEVICE EMBEDDED SUBSTRATE –** Part 2-1: Guidelines – General description of technology

### Scope 1

This part of IEC 62878 describes the basics of device embedding substrate.

This part of IEC 62878 is applicable to device embedded substrates fabricated by use of organic base material, which include for example active or passive devices, discrete components formed in the fabrication process of electronic wiring board, and sheet formed components.

The IEC 62878 series neither applies to the re-distribution layer (RDL) nor to the electronic modules defined as an M-type business model in IEC 62421.

#### 2 Normative references

The following documents, in whole or in part, are normatively referenced in this document and are indispensable for its application. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies.

# IEC 60194, Printed board design, manufacture and assembly, -/ Terms and definitions

IEC 61189 (all parts), Test methods for electrical materials, printed boards and other interconnection structures and assemblies

# 3

Terms, definitions and abbreviations https://standards.iteh.ai/catalog/standards/sist/81051e89-7b3e-4ca1-b458-

ba1f2568ff52/iec-ts-62878-2-1-2015 3.1 Terms and definitions

For the purposes of this document, the terms and definitions given in IEC 60194 apply.

#### 3.2 Abbreviations

| BGA  | ball grid array                  |
|------|----------------------------------|
| I/O  | in/out                           |
| IPD  | integrated passive device        |
| LGA  | land grid array                  |
| LTCC | low temperature co-fired ceramic |
| MEMS | micro electro mechanical systems |
| PoP  | package on package               |
| QFN  | quad flat no-lead package        |
| QFP  | quad flat package                |
| SMD  | surface mount device             |
| SOJ  | small outline J-leaded package   |
| WLP  | wafer level package              |

### 4 Technology of device embedded substrate

#### 4.1 **Basic structures**

Figure 1 shows an example of device embedding structures in the fabrication process of a device embedded substrate. Active and passive devices are connected to each other by interlayer vias and/or conductor patterns. Insulating layers are formed using insulating materials with vias for connection of inside conductor patterns to the conductor patterns formed on the surface(s) of the substrate. Figure 2 shows the substrate with connections using pads. Figure 3 shows the board using via connections.

The insulating layer includes rigid and flexible insulating resins such as phenol resin, epoxy resin, polyimide resin and modified polyimide resin, which may be reinforced with glass cloth, aramid cloth or paper. Interconnections include conventional interconnections to terminals of an embedded device and to a land for SMD, and formation of terminals by copper plating or vias using conductive paste.

This part of IEC 62878 does not specify a specific fabrication process of a device embedded substrate, via diameter/land diameter, conductor width/conductor spacing or a conductor line density.



e) Passive device

Figure 1 – Examples of device embedded substrate



Key

| А | Layer connection (via) |
|---|------------------------|
| В | Solder connection      |
| С | Pattern formation      |
| D | Embedded active device |
| E | Base                   |
| F | Solder resist          |

# Figure 2 – Completed device embedded substrate (pad connection)



## Key

| А | Embedded with terminals upward |
|---|--------------------------------|
| В | Copper plated connection       |
| С | Copper plated via              |
| D | Embedded active device         |
| E | Base                           |
| F | Solder resist                  |

## Figure 3 – Completed device embedded substrate (via connection)

# 4.2 Technology of device embedded substrate

There are two types of device embedded substrates. One type consists of mounting active and/or passive devices on a base substrate, then covering with organic resin; the other type consists of forming a device on a substrate and then covering it with organic resin.

Figure 4 shows the structure of a pad connection type substrate in which the active device is connected by pad onto the passive device embedded ceramics base. The device embedded substrate also includes composite type substrates which consist of mass produced inorganic

ceramics, including LTCC (low temperature co-fired ceramics, hereafter referred to as ceramics) substrates.



Key

| • |                             |
|---|-----------------------------|
| А | Active device               |
| В | Base                        |
| С | Embedding using resin       |
| D | Ceramic substrate           |
| E | Embedded devices in ceramic |

# Figure 4-Structure of a pad connection type substrate on a passive device embedded ceramics base

In the via structure type, as shown in Figure 5, the ceramic substrate is used as a base on which active and passive devices are mounted and the entire body is covered with organic resin. However, details of inorganic ceramic substrates are not specified in this part of IEC 62878. Such a ceramic substrate is treated just as a base of a device embedded substrate.



IEC

Key

| А | Active device     |
|---|-------------------|
| В | Base              |
| С | Resin embedding   |
| D | Ceramic substrate |

# Figure 5 – Structure of a device embedded substrate using a ceramic board as the base (via connection type)

Classification of device embedding is given in Table 1. Active devices include for example bare die, wafer level package (WLP), ball grid array (BGA), land grid array (LGA), quad flat no lead package (QFN), small outline J-leaded package (SOJ) and quad flat package (QFP).

Passive devices include a chip component, a complex chip component like an array and an integrated passive device (IPD). Module and MEMS may be embedded into the substrate after

packaging and molding. The components formed during substrate formation are not covered by this specification and are not included in Table 2.

There are two types of embedding formed passive components. The first type consists of forming passive components using thick film or thin film technology on the base of silicon or compound semiconductor and/or on the stacked chip at the wafer level or on package-on-package (PoP). The second type consists of using a sheet-type passive device on an organic substrate followed by the embedding of other devices.

| Classification    | ltem                              | Embedding                                         | Device<br>terminals                                     | Bonding                                   | Schematics |
|-------------------|-----------------------------------|---------------------------------------------------|---------------------------------------------------------|-------------------------------------------|------------|
|                   | Bare die                          | Die bonding                                       | Peripheral                                              | Wire bonding                              |            |
|                   |                                   | Flip chip<br>bonding                              | Peripheral area<br>array                                | Flip chip<br>bonding                      |            |
|                   |                                   | Die bonding                                       | Peripheral area<br>array                                | Via connection<br>(Plating, paste)        |            |
| Active device     | Wafer level                       | Mounting                                          | Peripheral area<br>array                                | Soldering<br>Conductive<br>paste          |            |
|                   | package <b>]   en </b>            | Die bonding                                       | Peripheral area                                         | Via connection<br>(Plating, paste)        |            |
|                   | Package <sup>,</sup> //standards. | Mount <u>ing TS 628</u><br>iteh.ai/catalog/standa | 7 <b>:BGA<u>;;1</u>:GA</b> , QFN<br>rds/sist/81051e89-7 | Soldering<br>Conductive<br>bpastea1-b458- |            |
|                   |                                   | ba1f2568ff52/iec-t<br>Mounting                    | s-62878-2-1-2015<br>BGA, LGA, QFN                       | Via connection<br>(Plating, paste)        |            |
|                   | Chip component                    | Mounting                                          | Rectangular<br>chip<br>Rod type chip                    | Through hole                              |            |
|                   |                                   | Mounting                                          | Rectangular<br>chip<br>Rod type chip                    | Soldering<br>Conductive<br>paste          |            |
|                   |                                   | Mounting                                          | Rectangular<br>chip                                     | Via connection<br>(Plating, paste)        |            |
| Passive<br>device | Module chip<br>component          | Mounting                                          | Rectangular<br>chip                                     | Soldering<br>Conductive<br>paste          |            |
|                   |                                   | Mounting                                          | Rectangular<br>chip                                     | Via connection<br>(Plating, paste)        |            |
|                   | Integrated passive device         | Mounting                                          | IPD                                                     | Soldering<br>Conductive<br>paste          |            |
|                   |                                   | Mounting                                          | IPD                                                     | Via connection<br>(Plating, paste)        |            |
| Module            | Packaging and molding             | Mounting                                          | Arbitrary                                               | Soldering<br>Conductive<br>paste          |            |

Table 1 – Classification of device embedding

| Classification | Item                          | Embedding | Device<br>terminals | Bonding                            | Schematics |
|----------------|-------------------------------|-----------|---------------------|------------------------------------|------------|
|                |                               | Mounting  | Arbitrary           | Via connection<br>(Plating, paste) |            |
| мемо           | N<br>Packaging and<br>molding | Mounting  | Arbitrary           | Soldering<br>Conductive<br>paste   |            |
|                |                               | Mounting  | Arbitrary           | Via connection<br>(Plating, paste) |            |

# Table 2 – Formed embedded device into the substrate

| Classification | ltem                                 | Embedding                                            | Device<br>terminals                                                          | Bonding                                                      | Schematics |
|----------------|--------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------|------------|
| Active device  | Formed                               | Thin film<br>sputtering                              | Silicon                                                                      | VIEW<br>Via connection<br>(Plating, paste)<br>b3e-4ca1-b458- |            |
| Active device  |                                      | Thick film<br>screen printing                        | Semiconducting polymer                                                       |                                                              |            |
|                | i'Teh<br>https://standards<br>Formed | Double through                                       | Copper clating i)                                                            |                                                              |            |
|                |                                      | IEC TS 62<br>Etchnikgtalog/stand<br>ba1f2568ff52/iec | 878-2-1:2015<br>Ja <b>Laminate</b> 051e89-7<br>material<br>ts-62878-2-1-2015 |                                                              |            |
| Fassive device |                                      | Etching                                              | Film                                                                         |                                                              |            |
|                |                                      | Screen printing                                      | Polymer                                                                      |                                                              |            |
|                |                                      | Transfer                                             | Ferromagnetic ceramics                                                       |                                                              |            |
|                |                                      | Lamination                                           | Seeding                                                                      |                                                              |            |
|                |                                      | Spin coating                                         | Polymer                                                                      |                                                              |            |

#### 4.3 Structures of device embedded substrates and terms used in this specification

Structures and fabrication processes of device embedded substrates are illustrated in Table 3. A base substrate is necessary for a device embedded substrate to embed active and passive devices. Most of the base substrates are multilayer substrates and/or build-up substrates which are made of insulating resin board; insulating sheet, metal sheet and film carrier can also be used. Table 3 shows the methods to embed active or passive devices and then connect devices to the surface conductor by plated through hole vias and/or conductive paste, and checking items during the fabrication process.

This specification, however, does not cover active devices formed on silicon interposer, compound semiconductor substrates or a printed wiring board and formed passive device (resistor, capacitor or inductor). On the other hand it covers an inductor formed together with the formation of conductor pattern and the capacitor with via-in-via structure.

| Process | ltem                                        | Structure                            |                                                      | To obset                                                              |
|---------|---------------------------------------------|--------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------|
|         |                                             | Pad bonding                          | Via connection                                       | IO CHECK                                                              |
| 1       | Base                                        |                                      |                                                      | Opening,<br>short-circuiting                                          |
| 2       | Mounting                                    |                                      | I TITTI                                              | Position accuracy                                                     |
| 3       | Pad bonding                                 | IIIIII                               | -                                                    | Connection,<br>conduction                                             |
| 4       | Embedding                                   |                                      |                                                      | Microvoid<br>Board thickness<br>Flatness                              |
| 5       | Via forming<br>https://sta                  | ndards.iteh.ai/catalog/standards/sis | tehai)<br>2014-14-14-14-14-14-14-14-14-14-14-14-14-1 | Hole position<br>Terminal position<br>Resistance to<br>chemicals      |
| 6       | Via connection                              | ba1f2568ff52/iec-ts-6287<br>-        | <sup>78-2-1-2015</sup>                               | Thicknesses of<br>copper plating and<br>conductive paste<br>Microvoid |
| 7       | Pattern formation<br>(multi-layer)          |                                      |                                                      | Open, short                                                           |
| 8       | Surface treatment<br>(Solder mask,<br>etc.) |                                      |                                                      | Visual inspection                                                     |

Table 3 – Embedded device structure and fabrication process

# 5 Jisso mounting and interconnection

# 5.1 General

There are two types of terminal connection. One type consists of connecting the terminals of an embedded device to connecting pads formed on the base, and the other consists of forming connecting vias on the device after embedding. The device is connected to pads on the base using conventional semiconductor and SMD mounting techniques and then the device is embedded. In the second type, the device is connected to a conductor pattern after it has been embedded by copper plating or conductive paste. Both device mounting types can be classified into die-bonding and mounting methods, as shown in Table 4.