

# SLOVENSKI STANDARD SIST EN 62116:2011

01-maj-2011

#### Preskusni postopki za ukrepe proti otočnemu delovanju fotonapetostnih razsmernikov, povezanih na omrežje (IEC 62116:2008, spremenjen)

Test procedure of islanding prevention measures for utility - interconnected photovoltaic inverters

Prüfverfahren für Maßnahmen zur Verhinderung der Inselbildung für Versorgungsunternehmen in Wechselwirkung mit Photovoltaik - Wechselrichtern

Procédure d'essai des mesures de prévention contre l'ilotage pour onduleurs photovoltaïques interconnectés au réseau public 2011

https://standards.iteh.ai/catalog/standards/sist/26131cac-bf51-4d24-a777-

Ta slovenski standard je istoveten z: EN 62116-2011

ICS:

27.160 Sončna energija Solar energy engineering

SIST EN 62116:2011

en,fr,de



# iTeh STANDARD PREVIEW (standards.iteh.ai)

SIST EN 62116:2011 https://standards.iteh.ai/catalog/standards/sist/26131cac-bf51-4d24-a777-1663d1dd0e4b/sist-en-62116-2011

#### SIST EN 62116:2011

# EUROPEAN STANDARD NORME FUROPÉENNE EUROPÄISCHE NORM

# EN 62116

March 2011

ICS 27.160

English version

### Test procedure of islanding prevention measures for utilityinterconnected photovoltaic inverters (IEC 62116:2008, modified)

Procédure d'essai des mesures de prévention contre l'ilotage pour onduleurs photovoltaïques interconnectés au réseau public

(CEI 62116:2008, modifiée)

Prüfverfahren für Maßnahmen zur Verhinderung der Inselbildung für Versorgungsunternehmen in Wechselwirkung mit Photovoltaik-Wechselrichtern (IEC 62116:2008, modifiziert)

# iTeh STANDARD PREVIEW

This European Standard was approved by CENELEC on 2011-01-02. CENELEC members are bound to comply with the CEN/CENELEC Internal Regulations which stipulate the conditions for giving this European Standard the status of a national standard without any alteration 6:2011

Up-to-date lists and bibliographical references concerning such national standards may be obtained on application to the Central Secretariat or to any CENELEC member.

This European Standard exists in three official versions (English, French, German). A version in any other language made by translation under the responsibility of a CENELEC member into its own language and notified to the Central Secretariat has the same status as the official versions.

CENELEC members are the national electrotechnical committees of Austria, Belgium, Bulgaria, Croatia, Cyprus, the Czech Republic, Denmark, Estonia, Finland, France, Germany, Greece, Hungary, Iceland, Ireland, Italy, Latvia, Lithuania, Luxembourg, Malta, the Netherlands, Norway, Poland, Portugal, Romania, Slovakia, Slovenia, Spain, Sweden, Switzerland and the United Kingdom.

# **CENELEC**

European Committee for Electrotechnical Standardization Comité Européen de Normalisation Electrotechnique Europäisches Komitee für Elektrotechnische Normung

#### Management Centre: Avenue Marnix 17, B - 1000 Brussels

All rights of exploitation in any form and by any means reserved worldwide for CENELEC members. © 2011 CENELEC -

#### Foreword

This European Standard consists of the text of the International Standard IEC 62116:2008 together with common modifications prepared by the Technical Committee CENELEC TC 82, Solar photovoltaic energy systems.

The text of the draft was submitted to the formal vote (see BT decision D136/C054) and was accepted by CENELEC as EN 62116 on 2011-01-02.

Attention is drawn to the possibility that some of the elements of this document may be the subject of patent rights. CEN and CENELEC shall not be held responsible for identifying any or all such patent rights.

The following dates were fixed:

| - | latest date by which the EN has to be implemented<br>at national level by publication of an identical<br>national standard or by endorsement | (dop) | 2012-01-02 |
|---|----------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|
| - | latest date by which the national standards conflicting with the EN have to be withdrawn                                                     | (dow) | 2014-01-02 |

## iTeh STANDARD PREVIEW

This European Standard consists of IEC 62116:2008 with some common modifications that have been developed within CLC/TC 82 and are identified in red and/or by a vertical line in the left margin of the text. <u>SIST EN 62116:2011</u> https://standards.iteh.ai/catalog/standards/sist/26131cac-bf51-4d24-a777-

The scope of the common modifications is to add more detailed information on the application

of the test procedure of islanding prevention measures.

\_\_\_\_\_

- 3 -

### Contents

| Int                                      | duction                                                                                                                              | 4                |  |  |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|
| 1                                        | Scope and object5                                                                                                                    |                  |  |  |
| 2                                        | Normative references                                                                                                                 |                  |  |  |
| 3                                        | Terms and definitions                                                                                                                | 5                |  |  |
| 4                                        | Testing circuit                                                                                                                      | 7                |  |  |
| 5                                        | Testing equipment                                                                                                                    | 8                |  |  |
|                                          | <ul> <li>5.1 Measuring instruments</li></ul>                                                                                         | 8<br>9<br>9<br>9 |  |  |
|                                          | 5.4 AC loads1                                                                                                                        | 0                |  |  |
| 6                                        | Test for single or multi-phase inverter1                                                                                             | 0                |  |  |
|                                          | 6.1 Test procedure1<br>6.2 Pass/fail criteria                                                                                        | 0                |  |  |
| 7                                        | Documentation                                                                                                                        | 4                |  |  |
| An                                       | ex A (informative) Islanding as it applies to PV systems                                                                             | 7                |  |  |
| An                                       | ex B (informative) Test for independent islanding detection device (relay)                                                           | 9                |  |  |
| An                                       | ex C (informative) Gate blocking signal                                                                                              | 21               |  |  |
| Bil                                      | ography                                                                                                                              | 2 <b>:2</b>      |  |  |
| Fig                                      | re 1 – Test circuit for islanding detection function in a power conditioner (inverter)                                               | 8                |  |  |
| Fig                                      | re B.1 – Test circuit for independent islanding detection device (relay)1                                                            | 9                |  |  |
| Та                                       | e 1 – Parameters to be measured in real time                                                                                         | 7                |  |  |
| Та                                       | Table 2 – Specification of array simulator (test conditions)                                                                         |                  |  |  |
| Та                                       | Table 3 – PV array test conditions9                                                                                                  |                  |  |  |
| Table 4 – AC power source requirements10 |                                                                                                                                      |                  |  |  |
| Та                                       | e 5 – Test conditions1                                                                                                               | 1                |  |  |
| Та                                       | e 6 – Load imbalance ( <mark>active</mark> , reactive load) for test condition A1                                                    | 3                |  |  |
| Ta<br>an                                 | e 7 – Load imbalance (reactive load) for test condition B (EUT output = 50 % – 66 %)<br>test condition C (EUT output = 25 % – 33 %)1 | 3                |  |  |
| Та                                       | e 8 – Specification of the EUT provided by manufacturer (example)1                                                                   | 4                |  |  |
| Та                                       | Table 9 – List of tested condition and run on time (example)15                                                                       |                  |  |  |
| Та                                       | e 10 – Specification of testing equipment (example)1                                                                                 | 6                |  |  |

#### Introduction

Islanding is a condition in which a portion of an electric power grid, containing both load and generation, is isolated from the remainder of the electric power grid. This situation is one with which electric power providers (utilities) must regularly contend. When an island is created purposely by the controlling utility — to isolate large sections of the utility grid, for example — it is called an intentional island. Conversely, an unintentional island can be created when a segment of the utility grid containing only customer-owned generation and load is isolated from the utility control.

Normally, the customer-owned generation is required to sense the absence of utilitycontrolled generation and cease energizing the grid. However, when the generation and load within the segment are well balanced prior to the isolation event, the utility is providing little power to the grid segment, thus making it difficult to detect when the isolation occurs. Damage can occur to customer equipment if the generation in the island, no longer under utility control, operates outside of normal voltage and frequency conditions. Customer and utility equipment can be damaged if the main grid recloses into the island out of synchronization. Energized lines within the island present a shock hazard to unsuspecting utility line-workers and network users who think the lines and their equipment are dead.

The PV Industry has pioneered the development of islanding detection and prevention measures. To satisfy the concerns of electric power providers, commercially-available utility-interconnected PV inverters have implemented a variety of islanding detection and prevention (also called anti-islanding) techniques. The industry has also developed a test procedure to demonstrate the efficiency of these anti-islanding techniques; that procedure is the subject of this document. (standards.iteh.ai)

This standard provides a consensus test procedure to evaluate the efficiency of islanding prevention measures used by the power conditioner of utility-interconnected PV systems. Note that while this document specifically addresses inverters for photovoltaic systems, with some modifications the setup and procedure may also be used to evaluate inverters used with other generation sources or to evaluate separate anti-islanding devices intended for use in conjunction with PV inverters or other generation sources acting as or supplementing the anti-islanding feature of those sources.

Inverters and other devices meeting the requirements of this document can be considered non-islanding, meaning that under reasonable conditions, the device will detect island conditions and cease to energize the public electric power grid.

- 5 -

#### **1** Scope and object

The purpose of this European Standard is to provide a test procedure to evaluate the performance of islanding prevention measures used with utility-interconnected PV systems.

This standard does not specify settings parameters (voltage and frequency trip magnitude and trip time) nor pass/fail criteria, because the EN 50438 and/or National standards and/or grid codes should be taken into account for this purpose.

This standard describes a guideline for testing the performance of automatic islanding prevention measures installed in or with single or multi-phase utility interactive PV inverters connected to the utility grid. The test procedure and criteria described are minimum requirements that will allow repeatability. Additional requirements or more stringent criteria may be specified if demonstrable risk can be shown. Inverters and other devices meeting the requirements of this standard are considered non-islanding as defined in CLC/TS 61836.

This standard may be applied to other types of utility-interconnected systems (e.g. inverterbased microturbine and fuel cells, induction and synchronous machines). However, technical review may be necessary for other than inverter-based PV systems.

Alternative testing procedures to evaluate the performance of islanding prevention may be allowed by national standards and/or grid codes.

# iTeh STANDARD PREVIEW

# 2 Normative references (standards.iteh.ai)

The following referenced documents are indispensable for the application of this document. For dated references, only the edition citied applies?(For undated references, the latest edition of the referenced document (including any amendments) applies!-4d24-a777-1663d1dd0e4b/sist-en-62116-2011

EN 61727, Photovoltaic (PV) systems – Characteristics of the utility interface (IEC 61727)

CLC/TS 61836, Solar photovoltaic energy systems – Terms, definitions and symbols (IEC/TS 61836)

EN 50438, Requirements for the connection of micro-generators in parallel with public low-voltage distribution networks

#### 3 Terms and definitions

For the purposes of this document, the terms and definitions of CLC/TS 61836 apply as well as the following.

#### 3.1

#### PV array simulator

DC power source used to simulate PV array output

#### 3.2

#### EUT (Equipment Under Test)

EUT indicates the inverter or anti-islanding device on which these tests are performed

#### 3.3

#### MPPT (Maximum Power Point Tracking)

MPPT is a PV array control strategy used to maximize the output of the system under the prevailing conditions

#### 3.4

#### island

a state in which a portion of the electric utility grid, containing load and generation, continues to operate isolated from the rest of the grid. The generation and loads may be any combination of customer-owned and utility-owned.

#### 3.5

#### intentional island

an island that is intentionally created, usually to restore or maintain power to a section of the utility grid affected by a fault. The generation and loads may be any combination of customerowned and utility-owned, but there is an implicit or explicit agreement between the controlling utility and the operators of customer-owned generation for this situation.

#### 3.6

#### quality factor, $Q_{\rm f}$

a measure of the strength of resonance of the islanding test load.

NOTE In a parallel resonant circuit, such as a load on a power system

$$Q_{\rm f} = R \sqrt{\frac{C}{L}}$$

where

- $Q_{\rm f}$  is quality factor
- *R* is effective load resistance STANDARD PREVIEW
- *C* is reactive load capacitance (including shunt capacitors)
- L is reactive load inductance (standards.iteh.ai)

On a power system with active power,  $P_{r}$  and reactive powers,  $Q_{L}$ , for inductive load, and  $Q_{C}$  for capacitive load,  $Q_{f}$  can be determined by N 62116:2011 https://standards.itch.a/catalog/standards/sist/26131cac-bf51-4d24-a777-

$$Q_{f} = (1/P)\sqrt{|Q_{L}| \cdot |Q_{C}|}$$

1663d1dd0e4b/sist-en-62116-2011

*P* is active power, in W

 $Q_{\rm L}$  is inductive load, in VAr

 $Q_{\rm C}$  is capacitive load, in VAr

#### 3.7

#### run-on time, t<sub>R</sub>

the amount of time that an unintentional island condition exists. Run-on time is defined as the interval between the opening of the switch S1 (Figure 1) and the cessation of EUT output current.

#### 3.8

#### stopping signal

a signal provided by the inverter indicating it has ceased energizing its utility grid-connected output terminals (See Annex C)

#### 3.9

#### unintentional island

an islanding condition in which the generation within the island that is supposed to cease energizing the utility grid instead continues to energize the utility grid

#### 4 Testing circuit

The testing circuit shown in Figure 1 shall be employed. Similar circuits shall be used for three-phase output.

Parameters to be measured are shown in Table 1 and Figure 1. Parameters to be recorded in the test report are discussed in Clause 7.

| Parameter                                                                | Symbol                                                            | Units                         |  |  |
|--------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------|--|--|
| EUT DC input <sup>a,b</sup>                                              |                                                                   |                               |  |  |
| DC voltage                                                               | $V_{\sf dc}$                                                      | V                             |  |  |
| DC current                                                               | $I_{\sf dc}$                                                      | А                             |  |  |
| DC power                                                                 | $P_{dc}$                                                          | W                             |  |  |
| Irradiance <sup>c</sup>                                                  | G                                                                 | W/m²                          |  |  |
| EUT AC output                                                            |                                                                   |                               |  |  |
| AC voltage <sup>b, d, e</sup>                                            | $V_{EUT}$                                                         | V                             |  |  |
| AC current <sup>b, d, e</sup>                                            | $I_{\sf EUT}$                                                     | А                             |  |  |
| Active power <sup>b</sup> <b>iTeh</b> STANI                              | DARD POREVIE                                                      | W                             |  |  |
| Reactive power <sup>b</sup>                                              | Q <sub>EUT</sub>                                                  | VA                            |  |  |
| Voltage waveform <sup>d, e, f, g</sup>                                   | ards.iteh.ai)                                                     |                               |  |  |
| Current waveform d, e, f, g                                              |                                                                   |                               |  |  |
| EUT (relay) output control signal d                                      | <u>EN 62116:2011</u><br>(standards/sist/26131cac_ <b>bf</b> 51_4d |                               |  |  |
| Run-on time 1663d1dd0e4b/sist-en-62148-2011 s                            |                                                                   |                               |  |  |
| Stopping signal <sup>h</sup>                                             | SS                                                                |                               |  |  |
| Test load <sup>b</sup>                                                   |                                                                   |                               |  |  |
| Resistive load current                                                   | $I_{R}$                                                           | А                             |  |  |
| Inductive load current                                                   | IL                                                                | А                             |  |  |
| Capacitive load current                                                  | Ι <sub>C</sub>                                                    | А                             |  |  |
| AC (utility) power source <sup>b</sup>                                   |                                                                   |                               |  |  |
| Utility active power <sup>i</sup>                                        | $P_{\sf ac}$                                                      | W                             |  |  |
| Utility reactive power <sup>i</sup>                                      | $Q_{\sf ac}$                                                      | VAr                           |  |  |
| Utility current <sup>i</sup>                                             | $I_{\sf ac}$                                                      | А                             |  |  |
| <sup>a</sup> If applicable.                                              |                                                                   |                               |  |  |
| <sup>b</sup> Record values measured before switch S1 is                  | opened.                                                           |                               |  |  |
| Recorded when the test is carried out using<br>type not thermopile-type. | g a PV array, Pyranometer sho                                     | uld be fast response silicon- |  |  |

| Table 1 – Parameters | to be | measured | in real | time |
|----------------------|-------|----------|---------|------|
|----------------------|-------|----------|---------|------|

<sup>d</sup> The response time of voltage and current transducer shall be suitable for the sampling rate used.

<sup>e</sup> The waveform, AC voltage and current, shall be measured on all phases.

<sup>f</sup> The waveform data shall be recorded from the beginning of the islanding test until the EUT ceases output. The measurement of time shall have an accuracy and resolution of better than 1 ms.

<sup>9</sup> When the waveform is recorded, the synchronizing signal of the S1 opening and stopping signal may be simultaneously recorded.

<sup>h</sup> If available from the EUT.

Signal shall be filtered as necessary to provide fundamental (50 Hz or 60 Hz) frequency value. Fundamental values will ignore incidental harmonics, caused by utility voltage distortion, absorbed by the load and EUT filtering capacitors.







### 5 Testing equipment

5.1

# iTeh STANDARD PREVIEW

## Measuring instruments (standards.iteh.ai)

Waveform observation shall be measured by a device with memory function, for example, a storage or digital oscilloscope or high speed data acquisition system. The waveform measurement/capture device shall be able to record the waveform from the beginning of the islanding test until the EUT ceases to energize the island. For multi-phase EUT, all phases shall be monitored. A waveform monitor designed to detect and calculate the run-on time may be used.

For multi-phase EUT, the test and measurement equipment shall record each phase current and each phase-to-neutral or phase-to phase voltage, as appropriate, to determine fundamental frequency, active and reactive power flow of the fundamental frequency over the duration of the test. Anti-aliasing filters and sampling frequencies appropriate to the measurement of the fundamental frequency component shall be applied. A sampling rate of 10 kHz or higher is recommended. The minimum measurement accuracy shall be 1 % or less of rated EUT nominal output voltage and 1 % or less of rated EUT output current. Current, active power, and reactive power measurements through switch S1 used to determine the circuit balance conditions shall report the fundamental (50 Hz or 60 Hz) component.

#### 5.2 DC power source

As DC power source a PV array simulator (preferred) or a PV array or a current and voltage limited DC power supply with series resistance may be used. If the EUT can operate in utility-interconnected mode from a storage battery, a DC power source may be used in lieu of a battery as long as the DC power source shall not be the limiting device as far as the maximum EUT input current is concerned.

The DC power source shall provide voltage and current necessary to meet the testing requirements described in Clause 6.

-9-

#### 5.2.1 PV array simulator

A unit intended to be energized directly from a photovoltaic source shall be energized from a supply that simulates the current-voltage characteristics and time response of a photovoltaic array. The tests shall be conducted at the input voltage defined in Table 2 below, and the current shall be limited to 1,5 times the rated photovoltaic input current, except when specified otherwise by the test requirements.

A PV array simulator is recommended, however, any type of power source may be used if it does not influence the test results.

|                             | Items <sup>a</sup>                                                                                                                                                                                                                                                                                                                   | Conditions                                                                                                                                                                                                                                                                                    |  |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Output power                |                                                                                                                                                                                                                                                                                                                                      | Sufficient to provide maximum EUT output power and other levels specified by test conditions of Table 5.                                                                                                                                                                                      |  |
| Response speed <sup>b</sup> |                                                                                                                                                                                                                                                                                                                                      | The response time of a simulator to a step in output voltage due to a 5 % load change, should result in a settling of the output current to within 10 % of its final value in less than 1 ms.                                                                                                 |  |
| Stability                   |                                                                                                                                                                                                                                                                                                                                      | Excluding the variations caused by the EUT MPPT, simulator output power should remain stable within 2 % of specified power level over the duration of the test: from the point where load balance is achieved until the island condition is cleared or the allowable run-on time is exceeded. |  |
| Fill factor <sup>c</sup>    |                                                                                                                                                                                                                                                                                                                                      | 0,25 to 0,8                                                                                                                                                                                                                                                                                   |  |
| <sup>a</sup> Fo             | r the purpose of this                                                                                                                                                                                                                                                                                                                | s standard, it is assumed that there is no influence of cell technology on islanding detection.                                                                                                                                                                                               |  |
| <sup>♭</sup> Re<br>EU       | Response speed is indicated to avoid influence caused by MPPT control/system, ripple frequency on DC side of a EUT, or active methods of anti islanding.                                                                                                                                                                             |                                                                                                                                                                                                                                                                                               |  |
| c Fill<br>Voc<br>COI        | I factor = $(V_{mp} \times I_{mp})/(V_{oc} \times I_{sc})$ , where $V_{mp}$ and $I_{mp}$ are the maximum power point voltage and current, respectively,<br>$_{2}$ is the open circuit voltage, and $I_{sc}$ is the short circuit current. It should be maintained at one value for all test<br>nditions<br><u>SIST EN 62116:2011</u> |                                                                                                                                                                                                                                                                                               |  |

Table 2 – Specification of array simulator (test conditions)

https://standards.iteh.ai/catalog/standards/sist/26131cac-bf51-4d24-a777-1663d1dd0e4b/sist-en-62116-2011

#### 5.2.2 PV array

A PV array used as the EUT input source shall be capable of EUT maximum input power at minimum and maximum EUT input operating voltage. Testing is limited to times when the irradiance varies by no more than 2 % over the duration of the test as measured by a silicon-type pyranometer or reference device. It may be necessary to adjust the array configuration to achieve the input voltage and power levels prescribed in 6.1.

#### Table 3 – PV array test conditions

| Items                                                                                                                  | Conditions                                                                                               |  |
|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|
| Output power                                                                                                           | Sufficient to provide maximum EUT output power and other levels specified by test conditions of Table 5. |  |
| Climate condition                                                                                                      | Irradiance, ambient temperature, etc.                                                                    |  |
| To achieve a balanced load condition, the output of the PV array shall be stable. Thus, it is important to perform the |                                                                                                          |  |

To achieve a balanced load condition, the output of the PV array shall be stable. Thus, it is important to perform the test only during times of stable irradiance (e.g. clear sky, near solar noon).

#### 5.2.3 Current and voltage limited DC power supply with series resistance

A DC power source used as the EUT input source shall be capable of EUT maximum AC output power at minimum and maximum EUT AC output operating voltage.

The power source should provide adjustable current and voltage limits, set to provide the desired short circuit current and open circuit voltage when combined with the series and shunt resistance described below.