

### SLOVENSKI STANDARD SIST EN 62416:2010

01-september-2010

# Polprevodniški elementi - Preskušanje z vročimi nosilci pri tranzistorjih MOS (IEC 62416:2010)

Semiconductor devices - Hot carrier test on MOS transistors (IEC 62416:2010)

Halbleiterbauelemente - Hot-Carrier-Prüfverfahren für MOS-Transistoren (IEC 62416:2010)

### iTeh STANDARD PREVIEW

Dispositifs à semi-conducteurs (Essai de porteur chaud sur les transistors MOS (CEI 62416:2010)

SIST EN 62416:2010

Ta slovenski standard je istoveten z: 39621/sist/39623601-253e-48a7-bbef-

<u>ICS:</u>

31.080.30 Tranzistorji

Transistors

SIST EN 62416:2010

en



## iTeh STANDARD PREVIEW (standards.iteh.ai)

SIST EN 62416:2010 https://standards.iteh.ai/catalog/standards/sist/3a6236d1-253e-48a7-bbeffe17a0139621/sist-en-62416-2010

#### **SIST EN 62416:2010**

## EUROPEAN STANDARD NORME EUROPÉENNE EUROPÄISCHE NORM

## EN 62416

June 2010

ICS 31.080

English version

### Semiconductor devices -Hot carrier test on MOS transistors (IEC 62416:2010)

Dispositifs à semi-conducteurs -Essai de porteur chaud sur les transistors MOS (CEI 62416:2010) Halbleiterbauelemente -Hot-Carrier-Prüfverfahren für MOS-Transistoren (IEC 62416:2010)

This European Standard was approved by CENELEC or 2010-06-01. CENELEC members are bound to comply with the CEN/CENELEC Internal Regulations which stipulate the conditions for giving this European Standard the status of a national standard without any alteration. Iten.al

Up-to-date lists and bibliographical references concerning such national standards may be obtained on application to the Central Secretariat or to any CENELEC member.

https://standards.iteh.ai/catalog/standards/sist/3a6236d1-253e-48a7-bbef-

This European Standard exists in three official versions (English, French, German). A version in any other language made by translation under the responsibility of a CENELEC member into its own language and notified to the Central Secretariat has the same status as the official versions.

CENELEC members are the national electrotechnical committees of Austria, Belgium, Bulgaria, Croatia, Cyprus, the Czech Republic, Denmark, Estonia, Finland, France, Germany, Greece, Hungary, Iceland, Ireland, Italy, Latvia, Lithuania, Luxembourg, Malta, the Netherlands, Norway, Poland, Portugal, Romania, Slovakia, Slovenia, Spain, Sweden, Switzerland and the United Kingdom.

# CENELEC

European Committee for Electrotechnical Standardization Comité Européen de Normalisation Electrotechnique Europäisches Komitee für Elektrotechnische Normung

#### Management Centre: Avenue Marnix 17, B - 1000 Brussels

© 2010 CENELEC - All rights of exploitation in any form and by any means reserved worldwide for CENELEC members.

#### Foreword

The text of document 47/2041/FDIS, future edition 1 of IEC 62416, prepared by IEC TC 47, Semiconductor devices, was submitted to the IEC-CENELEC parallel vote and was approved by CENELEC as EN 62416 on 2010-06-01.

Attention is drawn to the possibility that some of the elements of this document may be the subject of patent rights. CEN and CENELEC shall not be held responsible for identifying any or all such patent rights.

The following dates were fixed:

| - | latest date by which the EN has to be implemented<br>at national level by publication of an identical<br>national standard or by endorsement | (dop) | 2011-03-01 |
|---|----------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|
| - | latest date by which the national standards conflicting with the EN have to be withdrawn                                                     | (dow) | 2013-06-01 |

#### **Endorsement notice**

The text of the International Standard IEC 62416:2010 was approved by CENELEC as a European Standard without any modification.

### iTeh STANDARD PREVIEW (standards.iteh.ai)

<u>SIST EN 62416:2010</u> https://standards.iteh.ai/catalog/standards/sist/3a6236d1-253e-48a7-bbeffe17a0139621/sist-en-62416-2010



**IEC 62416** 

Edition 1.0 2010-04

# INTERNATIONAL STANDARD

# NORME INTERNATIONALE

Semiconductor devices – Hot carrier test on MOS transistors (standards.iteh.ai) Dispositifs à semiconducteurs – Essai de porteur chaud sur les transistors MOS

> SIST EN 62416:2010 https://standards.iteh.ai/catalog/standards/sist/3a6236d1-253e-48a7-bbeffe17a0139621/sist-en-62416-2010

INTERNATIONAL ELECTROTECHNICAL COMMISSION

COMMISSION ELECTROTECHNIQUE INTERNATIONALE

PRICE CODE CODE PRIX



ICS 31.080

ISBN 978-2-88910-695-0

### CONTENTS

| FO                                                                   | REWO                             | )RD    |                                                           | 3 |  |  |  |
|----------------------------------------------------------------------|----------------------------------|--------|-----------------------------------------------------------|---|--|--|--|
| 1                                                                    | Scope                            |        |                                                           |   |  |  |  |
| 2                                                                    | Abbreviations and letter symbols |        |                                                           |   |  |  |  |
| 3                                                                    | Test structures                  |        |                                                           |   |  |  |  |
| 4                                                                    | Stress time                      |        |                                                           |   |  |  |  |
| 5                                                                    | Stress conditions                |        |                                                           |   |  |  |  |
| 6                                                                    | Sample size                      |        |                                                           |   |  |  |  |
| 7                                                                    | Temperature7                     |        |                                                           |   |  |  |  |
| 8                                                                    | Failure criteria7                |        |                                                           |   |  |  |  |
| 9                                                                    | Lifetime estimation method7      |        |                                                           |   |  |  |  |
|                                                                      | 9.1 DC acceleration models       |        |                                                           |   |  |  |  |
|                                                                      |                                  | 9.1.1  | General                                                   | 7 |  |  |  |
|                                                                      |                                  | 9.1.2  | Method 1: extrapolation vs. drain currrent                | 8 |  |  |  |
|                                                                      |                                  | 9.1.3  | Method 2: extrapolation vs. drain bias and channel length | 8 |  |  |  |
|                                                                      | 9.2                              | AC est | timation model                                            | 9 |  |  |  |
| 10                                                                   | Lifetime requirements9           |        |                                                           |   |  |  |  |
| 11                                                                   | Repo                             | orting |                                                           | 9 |  |  |  |
| 11 Reporting    9      Bibliography    ITeh STANDARD PREVIEW      10 |                                  |        |                                                           |   |  |  |  |
|                                                                      |                                  |        | (standards.iteh.ai)                                       |   |  |  |  |

SIST EN 62416:2010 https://standards.iteh.ai/catalog/standards/sist/3a6236d1-253e-48a7-bbeffe17a0139621/sist-en-62416-2010

#### INTERNATIONAL ELECTROTECHNICAL COMMISSION

### SEMICONDUCTOR DEVICES – HOT CARRIER TEST ON MOS TRANSISTORS

#### FOREWORD

- 1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation. IEC collaborates closely with the International Organization for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations.
- The formal decisions or agreements of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees.
- 3) IEC Publications have the form of recommendations for international use and are accepted by IEC National Committees in that sense. While all reasonable efforts are made to ensure that the technical content of IEC Publications is accurate, IEC cannot be held responsible for the way in which they are used or for any misinterpretation by any end user.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC Publication and the corresponding national or regional publication shall be clearly indicated in the latter.
- 5) IEC itself does not provide any attestation of conformity. Independent certification bodies provide conformity assessment services and, in some areas, access to IEC marks of conformity. IEC is not responsible for any services carried out by independent certification/bodiesds/sist/3a6236d1-253e-48a7-bbef-
- 6) All users should ensure that they have the latest edition of this publication.
- 7) No liability shall attach to IEC or its directors, employees, servants or agents including individual experts and members of its technical committees and IEC National Committees for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC Publication or any other IEC Publications.
- 8) Attention is drawn to the Normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) Attention is drawn to the possibility that some of the elements of this IEC Publication may be the subject of patent rights. IEC shall not be held responsible for identifying any or all such patent rights.

International Standard IEC 62416 has been prepared by IEC technical committee 47: Semiconductor devices.

The text of this standard is based on the following documents:

| FDIS         | Report on voting |
|--------------|------------------|
| 47/2041/FDIS | 47/2048/RVD      |

Full information on the voting for the approval of this standard can be found in the report on voting indicated in the above table.

This publication has been drafted in accordance with the ISO/IEC Directives, Part 2.

The committee has decided that the contents of this publication will remain unchanged until the stability date indicated on the IEC web site under "http://webstore.iec.ch" in the data related to the specific publication. At this date, the publication will be

- reconfirmed,
- withdrawn,
- replaced by a revised edition, or
- amended.

### iTeh STANDARD PREVIEW (standards.iteh.ai)

SIST EN 62416:2010 https://standards.iteh.ai/catalog/standards/sist/3a6236d1-253e-48a7-bbeffe17a0139621/sist-en-62416-2010

### SEMICONDUCTOR DEVICES – HOT CARRIER TEST ON MOS TRANSISTORS

#### 1 Scope

This standard describes the wafer level hot carrier test on NMOS and PMOS transistors. The test is intended to determine whether the single transistors in a certain (C)MOS process meet the required hot carrier lifetime.

#### 2 Abbreviations and letter symbols

In this document the following abbreviations and letter symbols apply:

| MOS                           | Metal Oxide Semiconductor                                                                                                                                                                                                                                               |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NMOS                          | n-channel MOS transistor                                                                                                                                                                                                                                                |
| PMOS                          | p-channel MOS transistor                                                                                                                                                                                                                                                |
| (C)MOS                        | Complementary MOS                                                                                                                                                                                                                                                       |
| <i>L</i> [μm]                 | length of polysilicon gate of MOS transistor                                                                                                                                                                                                                            |
| W [μm]                        | width of polysilicon gate of MOS transistor                                                                                                                                                                                                                             |
| L <sub>nominal</sub> [μm]     | minimum L allowed by the design rules of the process                                                                                                                                                                                                                    |
| W <sub>nominal</sub> [µm]     | minimum $W$ allowed by the design rules of the process                                                                                                                                                                                                                  |
| V <sub>gs</sub> [V]           | gate-source voltage of MOS transistor<br>https://stahards.iten.accatedog standards/sist/36236d1-253e-48a7-bbef-                                                                                                                                                         |
| V <sub>ds</sub> [V]           | drain-source voltage of MOS transistor 2010                                                                                                                                                                                                                             |
| V <sub>bs</sub> [V]           | backgate-source voltage of MOS transistor                                                                                                                                                                                                                               |
| / <sub>ds</sub> [μA]:         | drain-source current of MOS transistor                                                                                                                                                                                                                                  |
| / <sub>b</sub> [μΑ]           | substrate current of MOS transistor                                                                                                                                                                                                                                     |
| I <sub>g</sub> [nA]           | gate current of MOS transistor                                                                                                                                                                                                                                          |
| V <sub>gs,stress</sub> [V]    | V <sub>gs</sub> biasing condition during hot carrier stress                                                                                                                                                                                                             |
| V <sub>ds,stress</sub> [V]    | V <sub>ds</sub> biasing condition during hot carrier stress                                                                                                                                                                                                             |
| $V_{\rm ds,use\_max}$ [V]     | maximum $V_{ m ds}$ allowed by the design rules of the process as stated in the design manual                                                                                                                                                                           |
| V <sub>ds,breakdown</sub> [V] | $V_{ds}$ at which avalanche or punch-through currents become dominant;<br>defined as $V_{ds}$ at which $I_{ds}$ = 1,5 × ( $I_{ds}$ at $V_{ds,use_max}$ ) while $V_{gs}$ = $V_{ds,use_max}$                                                                              |
| V <sub>t</sub> [V]            | threshold voltage of MOS transistor defined as $V_{gs}$ voltage at which $I_{ds}$ = 0,01 × W / L [µA]. Other (commonly agreed) definitions of $V_t$ are also allowed as long as this is clearly reported.                                                               |
| <i>g</i> <sub>m</sub> [μΑ/V]  | transconductance of MOS transistor                                                                                                                                                                                                                                      |
| g <sub>m,max</sub> [μA/V]     | maximum transconductance of MOS transistor                                                                                                                                                                                                                              |
| / <sub>ds,sat</sub> [μA]      | saturated drain-source current at $V_{gs} = V_{ds} = V_{ds,use\_,max}$ ; $I_{ds,sat\_forward}$ measured with source and drain having same polarity as during stress, $I_{ds,sat\_reverse}$ measured with source and drain polarity interchanged with respect to stress. |
| L( MOST)                      | length of the square MOS transistor (L = W)                                                                                                                                                                                                                             |
| $g_{ m m,max}$ (MOST)         | $g_{m,max}$ of the square MOS transistor (L = W)                                                                                                                                                                                                                        |