

Edition 1.0 2015-03

# INTERNATIONAL IEEE Std 1685<sup>™</sup>-2009 STANDARD

## IP-XACT, Standard Structure for Packaging, Integrating, and Reusing IP within Tool Flows (standards.iteh.ai)





### THIS PUBLICATION IS COPYRIGHT PROTECTED Copyright © 2009 IEEE

All rights reserved. IEEE is a registered trademark in the U.S. Patent & Trademark Office, owned by the Institute of Electrical and Electronics Engineers, Inc. Unless otherwise specified, no part of this publication may be reproduced or utilized in any form or by any means, electronic or mechanical, including photocopying and microfilm, without permission in writing from the IEC Central Office. Any questions about IEEE copyright should be addressed to the IEEE. Enquiries about obtaining additional rights to this publication and other information requests should be addressed to the IEC or your local IEC member National Committee.

**IEC Central Office** 3, rue de Varembé CH-1211 Geneva 20 Switzerland Tel.: +41 22 919 02 11 Fax: +41 22 919 03 00 info@iec.ch www.iec.ch

Institute of Electrical and Electronics Engineers, Inc. 3 Park Avenue New York, NY 10016-5997 United States of America stds.info@ieee.org www.ieee.org

### About the IEC

The International Electrotechnical Commission (IEC) is the leading global organization that prepares and publishes International Standards for all electrical, electronic and related technologies.

### About IEC publications

The technical content of IEC publications is kept under constant review by the IEC. Please make sure that you have the latest edition, a corrigenda or an amendment might have been published.

### IEC Catalogue - webstore.iec.ch/catalogue

The stand-alone application for consulting the entire bibliographical information on EC International Standards, Technical Specifications, Technical Reports and other documents. Available for PC, Mac OS, Android Tablets and iPad

### IEC publications search - www.iec.ch/searchpub

The advanced search enables to find IEC publications by 2014 More than 60 000 electrotechnical terminology entries in variety of criteria (reference tanumber tehtext at technical and committee,...). It also gives information on projects, replaced and withdrawn publications.

### IEC Just Published - webstore.iec.ch/justpublished

Stay up to date on all new IEC publications. Just Published details all new publications released. Available online and also once a month by email.

#### Electropedia - www.electropedia.org

The world's leading online dictionary of electronic and electrical terms containing more than 30 000 terms and definitions in English and French, with equivalent terms in 15 additional languages. Also known as the International Electrotechnical Vocabulary (IEV) online.

### IEC Glossary - std.iec.ch/glossary

English and French extracted from the Terms and Definitions clause of IEC publications issued since 2002. Some entries have been collected from earlier publications of IEC TC 37, 77, 86 and CISPR.

### IEC Customer Service Centre - webstore.iec.ch/csc

If you wish to give us your feedback on this publication or need further assistance, please contact the Customer Service Centre: csc@iec.ch.



Edition 1.0 2015-03

# INTERNATIONAL IEEE Std 1685<sup>™</sup>-2009 STANDARD

### IP-XACT, Standard Structore for Packaging, Integrating, and Reusing IP within Tool Flows (standards.iteh.ai)

<u>IEC 62014-4:2015</u> https://standards.iteh.ai/catalog/standards/sist/804c2a85-9680-402e-a3ec-084ad07d18f3/iec-62014-4-2015

INTERNATIONAL ELECTROTECHNICAL COMMISSION

ICS 25.040

ISBN 978-2-8322-2265-2

Warning! Make sure that you obtained this publication from an authorized distributor.

### Contents

| 1. | Overview                                                                                        |    |
|----|-------------------------------------------------------------------------------------------------|----|
|    | 1.1 Scope                                                                                       |    |
|    | 1.2 Purpose                                                                                     |    |
|    | 1.3 Design environment                                                                          |    |
|    | 1.4 IP-XACT Enabled implementations                                                             | 6  |
|    | 1.5 Conventions used                                                                            | 7  |
|    | 1.6 Use of color in this standard                                                               |    |
|    | 1.7 Contents of this standard                                                                   |    |
| 2. | Normative references                                                                            |    |
| 3. | Definitions, acronyms, and abbreviations                                                        |    |
|    | 3.1 Definitions                                                                                 |    |
|    | 3.2 Acronyms and abbreviations                                                                  |    |
| 4. | Interoperability use model                                                                      |    |
|    | 4.1 Roles and responsibilities                                                                  |    |
|    | 4.2 IP-XACT IP exchange flows                                                                   |    |
|    |                                                                                                 |    |
| 5. | Interface definition descriptions                                                               |    |
|    | 5.1 Definition descriptions.                                                                    |    |
|    | <ul> <li>5.2 Bus definition.</li> <li>5.3 Abstraction definition (standards.iteh.ai)</li> </ul> |    |
|    |                                                                                                 |    |
|    | 5.4 Ports                                                                                       |    |
|    | 5.5 Wire ports                                                                                  |    |
|    | 5.6 Qualifietsps://standards.iteh.ai/catalog/standards/sist/804c2a85-9680-402e-a3ec-            |    |
|    | 5.7 Wire port group                                                                             |    |
|    | 5.8 Wire port mode constraints                                                                  |    |
|    | 5.9 Wire port mirrored-mode constraints                                                         |    |
|    | 5.10 Transactional ports                                                                        |    |
|    | 5.11 Transactional port group                                                                   |    |
|    | 5.12 Extending bus and abstraction definitions                                                  |    |
|    | 5.13 Clock and reset handling                                                                   |    |
| 6. | Component descriptions                                                                          | 49 |
|    | 6.1 Component                                                                                   | 49 |
|    | 6.2 Interfaces                                                                                  |    |
|    | 6.3 Interface interconnections                                                                  |    |
|    | 6.4 Complex interface interconnections                                                          |    |
|    | 6.5 Bus interfaces                                                                              |    |
|    | 6.6 Component channels                                                                          |    |
|    | 6.7 Address spaces                                                                              | 69 |
|    | 6.8 Memory maps                                                                                 |    |
|    | 6.9 Remapping                                                                                   |    |
|    | 6.10 Registers                                                                                  |    |
|    | 6.11 Models                                                                                     |    |
|    | 6.12 Component generators                                                                       |    |
|    | 6.13 File sets                                                                                  |    |
|    | 6.14 Choices                                                                                    |    |
|    |                                                                                                 |    |

|       | 6.15 White box elements                                                                                   | 167 |
|-------|-----------------------------------------------------------------------------------------------------------|-----|
|       | 6.16 White box element reference                                                                          |     |
|       | 6.17 CPUs                                                                                                 |     |
|       |                                                                                                           |     |
| 7.    | Design descriptions                                                                                       |     |
|       | 7.1 Design                                                                                                |     |
|       | 7.2 Design component instances                                                                            |     |
|       | 7.3 Design interconnections                                                                               |     |
|       | 7.4 Active, monitored, and monitor interfaces                                                             |     |
|       | 7.5 Design ad hoc connections                                                                             |     |
|       | 7.6 Design hierarchical connections                                                                       |     |
|       |                                                                                                           |     |
| 8.    | Abstractor descriptions                                                                                   |     |
|       | 8.1 Abstractor                                                                                            |     |
|       | 8.2 Abstractor interfaces                                                                                 |     |
|       | 8.3 Abstractor models                                                                                     |     |
|       | 8.4 Abstractor views                                                                                      |     |
|       | 8.5 Abstractor ports                                                                                      |     |
|       | 8.6 Abstractor wire ports                                                                                 |     |
|       | 8.7 Abstractor generators                                                                                 |     |
|       |                                                                                                           |     |
| 9.    | Generator chain descriptions<br>9.1 generator Chain Chain STANDARD PREVIEW                                |     |
|       | 9.1 generatorChainen. S.I.A.N.D.A.K.D. P.K.F.V.I.E.VV                                                     |     |
|       | <ul><li>9.2 generatorChainSelector.</li><li>9.3 generatorChain component selector ards.iten.al)</li></ul> |     |
|       |                                                                                                           |     |
|       | 9.4 generatorChain generator<br>IEC 62014-4:2015                                                          |     |
| 10    | Design configuration descriptions catalog/standards/sist/804c2a85-9680-402e-a3ec-                         | 207 |
| 10.   | 10.1 Design configuration     084ad07d18f3/iec-62014-4-2015                                               |     |
|       | 10.1 Design configuration                                                                                 |     |
|       |                                                                                                           |     |
|       | 10.3 generatorChainConfiguration         10.4 interconnectionConfiguration                                |     |
|       | 10.4 InterconnectionConfiguration                                                                         |     |
| 11.   | Addressing and data visibility                                                                            | 213 |
| 11.   | 11.1 Calculating the bit address of a bit in a memory map                                                 |     |
|       | 11.2 Calculating the bus address at the slave bus interface                                               |     |
|       | 11.3 Address modifications of an interconnection                                                          |     |
|       | 11.4 Address modifications of a channel                                                                   |     |
|       | 11.5 Addressing in the master.                                                                            |     |
|       | 11.6 Visibility of bits                                                                                   |     |
|       | 11.7 Address translation in a bridge                                                                      |     |
|       |                                                                                                           |     |
| Anney | x A (informative) Bibliography                                                                            |     |
|       |                                                                                                           |     |
| Annez | x B (normative) Semantic consistency rules                                                                |     |
|       |                                                                                                           |     |
| Anney | x C (normative) Common elements and concepts                                                              |     |
|       |                                                                                                           |     |
| Anney | x D (normative) Types                                                                                     |     |
|       |                                                                                                           |     |
| Anney | x E (normative) Dependency XPATH                                                                          |     |

| Annex F (informative) External bus with an internal/digital interface | 271 |
|-----------------------------------------------------------------------|-----|
| Annex G (normative) Tight generator interface                         | 273 |
| Annex H (informative) Bridges and channels                            | 351 |
| Annex I (informative) IEEE List of Participants                       | 361 |

## iTeh STANDARD PREVIEW (standards.iteh.ai)

## iTeh STANDARD PREVIEW (standards.iteh.ai)

### IP-XACT, STANDARD STRUCTURE FOR PACKAGING, INTEGRATING, AND REUSING IP WITHIN TOOL FLOWS

### FOREWORD

1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation.

IEEE Standards documents are developed within IEEE Societies and Standards Coordinating Committees of the IEEE Standards Association (IEEE-SA) Standards Board. IEEE develops its standards through a consensus development process, which brings together volunteers representing varied viewpoints and interests to achieve the final product. Volunteers are not necessarily members of IEEE and serve without compensation. While IEEE administers the process and establishes rules to promote fairness in the consensus development process, IEEE does not independently evaluate, test, or verify the accuracy of any of the information contained in its standards. Use of IEEE Standards documents is wholly voluntary. IEEE documents are made available for use subject to important notices and legal disclaimers (see http://standards.ieee.org/IPR/disclaimers.html for more information).

IEC collaborates closely with IEEE in accordance with conditions determined by agreement between the two organizations.

- 2) The formal decisions of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees. The formal decisions of IEEE on technical matters, once consensus within IEEE Societies and Standards Coordinating Committees has been reached, is determined by a balanced ballot of materially interested parties who indicate interest in reviewing the proposed standard. Final approval of the IEEE standards document is given by the IEEE Standards Association (IEEE-SA) Standards Board.
- 3) IEC/IEEE Publications have the form of recommendations for international use and are accepted by IEC National Committees/IEEE Societies in that sense. While all reasonable efforts are made to ensure that the technical content of IEC/IEEE Publications is accurate, IEC or IEEE cannot be held responsible for the way in which they are used or for any misinterpretation by any end user.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications (including IEC/IEEE Publications) transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC/IEEE Publication and the corresponding national or regional publication shall be clearly indicated in the latter.
- 5) IEC and IEEE do not provide any attestation of conformity. Independent certification bodies provide conformity assessment services and, in some areas, access to IEC marks of conformity. IEC and IEEE are not responsible for any services carried out by independent certification bodies.
- 6) All users should ensure that they have the latest edition of this publication.
- 7) No liability shall attach to IEC or IEEE or their directors, employees, servants or agents including individual experts and members of technical committees and IEC National Committees, or volunteers of IEEE Societies and the Standards Coordinating Committees of the IEEE Standards Association (IEEE-SA) Standards Board, for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC/IEEE Publication or any other IEC or IEEE Publications.
- 8) Attention is drawn to the normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) Attention is drawn to the possibility that implementation of this IEC/IEEE Publication may require use of material covered by patent rights. By publication of this standard, no position is taken with respect to the existence or validity of any patent rights in connection therewith. IEC or IEEE shall not be held responsible for identifying Essential Patent Claims for which a license may be required, for conducting inquiries into the legal validity or scope of Patent Claims or determining whether any licensing terms or conditions provided in connection with submission of a Letter of Assurance, if any, or in any licensing agreements are reasonable or non-discriminatory. Users of this standard are expressly advised that determination of the validity of any patent rights, and the risk of infringement of such rights, is entirely their own responsibility.

International Standard IEC 62014-4/ IEEE Std 1685-2009 has been processed through IEC technical committee 91: Electronics assembly technology, under the IEC/IEEE Dual Logo Agreement.

The text of this standard is based on the following documents:

| IEEE Std    | FDIS         | Report on voting |
|-------------|--------------|------------------|
| 1685 (2009) | 91/1207/FDIS | 91/1226/RVD      |

Full information on the voting for the approval of this standard can be found in the report on voting indicated in the above table.

The IEC Technical Committee and IEEE Technical Committee have decided that the contents of this publication will remain unchanged until the stability date indicated on the IEC web site under "http://webstore.iec.ch" in the data related to the specific publication. At this date, the publication will be

- reconfirmed,
- withdrawn,
- replaced by a revised edition, or
- amended.

## iTeh STANDARD PREVIEW (standards.iteh.ai)

IEEE Std 1685<sup>™</sup>-2009

## **IEEE Standard for IP-XACT**, Standard Structure for Packaging, Integrating, and Reusing IP within **Tool Flows**

### **iTeh STANDARD PREVIEW**

Sponsor

Design Automation Standards Committee of the IEC 62014-4:2015 IEEE Computer Society lards.iteh.ai/catalog/standards/sist/804c2a85-9680-402e-a3ec-084ad07d18f3/jec-62014-4-2015 and the

IEEE Standards Association Corporate Advisory Group

Approved 9 December 2009 **IEEE SA-Standards Board** 

Grateful acknowledgment is made to The SPIRIT Consortium, Inc., for permission to use the following source material:

IP-XACT 1.2 and IP-XACT 1.5

**Abstract:** Conformance checks for eXtensible Markup Language (XML) data designed to describe electronic systems are formulated by this standard. The meta-data forms that are standardized include: components, systems, bus interfaces and connections, abstractions of those buses, and details of the components including address maps, register and field descriptions, and file set descriptions for use in automating design, verification, documentation, and use flows for electronic systems. A set of XML schemas of the form described by the World Wide Web Consortium (W3C<sup>®</sup>) and a set of semantic consistency rules (SCRs) are included. A generator interface that is portable across tool environments is provided. The specified combination of methodology-independent meta-data and the tool-independent mechanism for accessing that data provides for portability of design data, design methodologies, and environment implementations.

**Keywords:** abstraction definitions, address space specification, bus definitions, design environment, EDA, electronic design automation, electronic system level, ESL, implementation constraints, IP-XACT, register transfer level, RTL, SCRs, semantic consistency rules, TGI, tight generator interface, tool and data interoperability, use models, XML design meta-data, XML schema (standards.iteh.ai)

> <u>IEC 62014-4:2015</u> https://standards.iteh.ai/catalog/standards/sist/804c2a85-9680-402e-a3ec-084ad07d18f3/iec-62014-4-2015

AMBA is a registered trademark of ARM Limited.

Design Compiler and VCS are registered trademarks of Synopsys, Inc.

SystemC is a registered trademarks of Open SystemC Initiative, Inc. in the United States and other countries.

Verilog is a registered trademark of Cadence Design Systems, Inc. in the United States and/or other jurisdictions.

W3C is a registered trademark of the World Wide Web Consortium.

XMLSpy is a registered trademark of Altova GmbH in the U.S., the European Union and/or other countries.

This introduction is not part of IEEE Std 1685-2009, IEEE Standard for IP-XACT, Standard Structure for Packaging, Integrating, and Reusing IP within Tool Flows.

The purpose of this standard is to provide the electronic design automation (EDA), semiconductor, electronic design intellectual property (IP) provider, and system design communities with a well-defined and unified specification for the meta-data that represents the components and designs within an electronic system. The goal of this specification is to enable delivery of compatible IP descriptions from multiple IP vendors; better enable importing and exporting complex IP bundles to, from, and between EDA tools for system on chip (SoC) design environments (DEs); better express configurable IP by using IP meta-data; and better enable provision of EDA vendor-neutral IP creation and configuration scripts (*generators*). The data and data access specification is designed to coexist and enhance the hardware description languages (HDLs) presently used by designers while providing capabilities lacking in those languages.

The SPIRIT Consortium is a consortium of electronic system, IP provider, semiconductor, and EDA companies. IP-XACT enables a productivity boost in design, transfer, validation, documentation, and use of electronic IP and covers components, designs, interfaces, and details thereof. The data specified by IP-XACT is extensible in locations specified in the schema.

IP-XACT enables the use of a unified structure for the meta specification of a design, components, interfaces, documentation, and interconnection of components. This structure can be used as the basis of both manual and automatic methodologies. IP-XACT specifies the tight generator interface (TGI) for access to the data in a vendor-independent manner dards.iteh.ai)

This standardization project provides electronic design engineers with a well-defined standard that meets their requirements in structured design and validation, and enables a step function increase in their productivity. This standardization project will also provide the EDA industry with a standard to which they can adhere and that they can support in order to deliver their solutions in this area.

The SPIRIT Consortium has prepared a set of bus and abstraction definitions for several common buses. It is expected, over time, that those standards groups and manufacturers who define buses will include IP-XACT eXtensible Markup Language (XML) bus and abstraction definitions in their set of deliverables. Until that time, and to cover existing useful buses, a set of bus and abstraction definitions for common buses has been created.

A set of reference bus and abstraction definitions allows many vendors who define IP using these buses to easily interconnect IP together. The SPIRIT Consortium posts these for use by its members, with no warranty of suitability, but in the hope that these will be useful. The SPIRIT Consortium will, from time-to-time, update these files and if a Standards body wishes to take over the work of definition, will transfer that work to that body.

These reference bus and abstraction definition templates (with comments and examples) are available from the public area of The SPIRIT Consortium Web site.<sup>a</sup>

<sup>&</sup>lt;sup>a</sup>Available at http://www.spiritconsortium.org.

### Notice to users

### Laws and regulations

Users of these documents should consult all applicable laws and regulations. Compliance with the provisions of this standard does not imply compliance to any applicable regulatory requirements. Implementers of the standard are responsible for observing or referring to the applicable regulatory requirements. IEEE does not, by the publication of its standards, intend to urge action that is not in compliance with applicable laws, and these documents may not be construed as doing so.

### Copyrights

This document is copyrighted by the IEEE. It is made available for a wide variety of both public and private uses. These include both use, by reference, in laws and regulations, and use in private self-regulation, standardization, and the promotion of engineering practices and methods. By making this document available for use and adoption by public authorities and private users, the IEEE does not waive any rights in copyright to this document.

### **Updating of IEEE documents**

Users of IEEE standards should be aware that these documents may be superseded at any time by the issuance of new editions of may be amended from time to time through the issuance of amendments, corrigenda, or errata. An official IEEE document at any point in time consists of the current edition of the document together with any amendments, corrigenda, or errata then in effect. In order to determine whether a given document is the current edition and whether it has been amended through the issuance of amendments, corrigenda, or errata, visit (the 4IEEE) Standards Association website at <a href="http://ieeexplore.ieee.org/xpl/standards.jsp">http://ieeexplore.ieee.org/xpl/standards.jsp</a>, on contact the IEEE at the address listed previously.

### 084ad07d18f3/iec-62014-4-2015

For more information about the IEEE Standards Association or the IEEE standards development process, visit the IEEE-SA website at <u>http://standards.ieee.org</u>.

### Errata

Errata, if any, for this and all other standards can be accessed at the following URL: <u>http://standards.ieee.org/reading/ieee/updates/errata/index.html</u>. Users are encouraged to check this URL for errata periodically.

### Interpretations

Current interpretations can be accessed at the following URL: <u>http://standards.ieee.org/reading/ieee/interp/index.html</u>.

### Patents

Attention is called to the possibility that implementation of this standard may require use of subject matter covered by patent rights. By publication of this standard, no position is taken with respect to the existence or validity of any patent rights in connection therewith. The IEEE shall not be responsible for identifying patents or patent applications for which a license may be required to implement an IEEE standard or for conducting inquiries into the legal validity or scope of those patents that are brought to its attention.

## IP-XACT, Standard Structure for Packaging, Integrating, and Reusing IP within Tool Flows

IMPORTANT NOTICE: This standard is not intended to ensure safety, security, health, or environmental protection in all circumstances. Implementers of the standard are responsible for determining appropriate safety, security, environmental, and health practices or regulatory requirements.

This IEEE document is made available for use subject to important notices and legal disclaimers. These notices and disclaimers appear in all publications containing this document and may be found under the heading "Important Notice" or "Important Notices and Disclaimers Concerning IEEE Documents." They can also be obtained on request from IEEE or viewed at http://standards.ieee.org/IPR/disclaimers.html.

### 1. Overview

This clause explains the scope and purpose of this standard; gives an overview of the basic concepts, major semantic components, and conventions used in this standard; and summarizes its contents.

### 1.1 Scope

This standard describes an eXtensible Markup Language (XML) schema<sup>1</sup> for meta-data documenting *intellectual property* (IP) used in the development, implementation, and verification of electronic systems and an *application programming interface* (API) to provide tool access to the meta-data. This schema provides a standard method to document IP that is compatible with automated integration techniques. The API provides a standard method for linking tools into a *system development* framework, enabling a more flexible, optimized development environment. Tools compliant with this standard will be able to interpret, configure, integrate, and manipulate IP blocks that comply with the IP meta-data description. The standard is based on version 1.4 IP-XACT of The SPIRIT Consortium. The standard is independent of any specific design processes. It does not cover those behavioral characteristics of the IP that are not relevant to integration.

<sup>&</sup>lt;sup>1</sup>Information on references can be found in <u>Clause 2</u>.

### 1.2 Purpose

This standard enables the creation and exchange of IP in a highly automated design environment.

### **1.3 Design environment**

The IP-XACT specification is a mechanism to express and exchange information about design IP and its required configuration.<sup>2</sup> While the IP-XACT description formats are the core of this standard, describing the IP-XACT specification in the context of its basic use model, the design environment (DE), more readily depicts the extent and limitations of the semantic intent of the data. The DE coordinates a set of tools and IP, or expressions of that IP (e.g., models), through the creation and maintenance of meta-data descriptions of the system on chip (SoC) such that its system design and implementation flows are efficiently enabled and reuse centric.

The use of the IP-XACT specified formats and interfaces are shown, in **bold**, in <u>Figure 1</u> and described in the following subclauses.



Figure 1—IP-XACT design environment

### 1.3.1 IP-XACT design environment

A DE enables the designer to work with IP-XACT design IP through a coordinated front-end and IP design database. These tools create and manage the top-level meta-description of system design and may provide two basic types of services: *design capture*, which is the expression of design configuration by the IP

<sup>&</sup>lt;sup>2</sup>IP-XACT uses the World Wide Web Consortium (W3C<sup>®</sup>) standard for the XML version 1.0 data (http://www.w3.org/TR/2000/REC-xml-20001006). The valid format of that XML data is described in a *schema* by using the Schema Description Language described therein. W3C is a registered trademark of the World Wide Web Consortium.