

### SLOVENSKI STANDARD SIST EN 60749-26:2014

01-julij-2014

Nadomešča:

SIST EN 60749-26:2007

Polprevodniški elementi - Mehanske in klimatske preskusne metode - 26. del: Preskušanje občutljivosti na elektrostatične izpraznitve (ESD) - Model človeškega telesa (HBM)

Semiconductor devices - Mechanical and climatic test methods -- Part 26: Electrostatic discharge (ESD) sensitivity testing - Human body model (HBM)

### iTeh STANDARD PREVIEW

Halbleiterbauelemente – Mechanische und klimatische Prüfverfahren -- Teil 26: Prüfung der Empfindlichkeit gegen elektrostatische Entladungen (ESD) - Human Body Model (HBM)

SIST EN 60749-26:2014

https://standards.iteh.ai/catalog/standards/sist/28d8d9fd-1810-45ed-8914-

Dispositifs à semiconducteurs - Méthodes d'essais mécaniques et climatiques -- Partie 26: Essai de sensibilité aux décharges électrostatiques (DES) - Modèle du corps humain (HBM)

Ta slovenski standard je istoveten z: EN 60749-26:2014

ICS:

31.080.01 Polprevodniški elementi Sei

(naprave) na splošno

Semiconductor devices in

general

SIST EN 60749-26:2014

en

SIST EN 60749-26:2014

# iTeh STANDARD PREVIEW (standards.iteh.ai)

SIST EN 60749-26:2014

https://standards.iteh.ai/catalog/standards/sist/28d8d9fd-1810-45ed-8914-be5f8f656ee2/sist-en-60749-26-2014

EUROPEAN STANDARD

EN 60749-26

NORME EUROPÉENNE

**EUROPÄISCHE NORM** 

May 2014

ICS 31.080.01

Supersedes EN 60749-26:2006

#### **English Version**

Semiconductor devices - Mechanical and climatic test methods - Part 26: Electrostatic discharge (ESD) sensitivity testing - Human body model (HBM)

(IEC 60749-26:2013)

Dispositifs à semiconducteurs - Méthodes d'essais mécaniques et climatiques - Partie 26: Essai de sensibilité aux décharges électrostatiques (DES) - Modèle du corps humain (HBM) (CEI 60749-26:2013) Halbleiterbauelemente - Mechanische und klimatische Prüfverfahren - Teil 26: Prüfung der Empfindlichkeit gegen elektrostatische Entladungen (ESD) - Human Body Model (HBM) (IEC 60749-26:2013)

This European Standard was approved by CENELEC on 2014-04-14. CENELEC members are bound to comply with the CEN/CENELEC Internal Regulations which stipulate the conditions for giving this European Standard the status of a national standard without any alteration.

Up-to-date lists and bibliographical references concerning such national standards may be obtained on application to the CEN-CENELEC Management Centre or to any CENELEC member. In Clark Standards. 110 (1997)

This European Standard exists in three official versions (English, French, German). A version in any other language made by translation under the responsibility of a CENELEC member into its own language and notified to the CEN-CENELEC Management Centre has the same status as the official versions dards, itch avcatalog/standards/sist/28d8d9td-1810-45ed-8914-

be5f8f656ee2/sist-en-60749-26-2014

CENELEC members are the national electrotechnical committees of Austria, Belgium, Bulgaria, Croatia, Cyprus, the Czech Republic, Denmark, Estonia, Finland, Former Yugoslav Republic of Macedonia, France, Germany, Greece, Hungary, Iceland, Ireland, Italy, Latvia, Lithuania, Luxembourg, Malta, the Netherlands, Norway, Poland, Portugal, Romania, Slovakia, Slovenia, Spain, Sweden, Switzerland, Turkey and the United Kingdom.



European Committee for Electrotechnical Standardization Comité Européen de Normalisation Electrotechnique Europäisches Komitee für Elektrotechnische Normung

CEN-CENELEC Management Centre: Avenue Marnix 17, B-1000 Brussels

#### **Foreword**

This document (EN 60749-26:2014) consists of the text of IEC 60749-26:2013 prepared by IEC/TC 47 "Semiconductor devices", in collaboration with Technical Committee 101.

The following dates are fixed:

latest date by which the document has to be implemented at national level by publication of an identical national standard or by endorsement

 latest date by which the national standards conflicting with the document have to be withdrawn

This document supersedes EN 60749-26:2006.

EN 60749-26:2014 includes the following significant technical changes with respect to EN 60749-26:2006:

- a) descriptions of oscilloscope and current transducers have been refined and updated;
- b) the HBM circuit schematic and description have been improved;
- c) the description of stress test equipment qualification and verification has been completely rewritten;
- d) qualification and verification of test fixture boards has been revised;
- e) a new section on the determination of ringing in the current waveform has been added;
- f) some alternate pin combinations have been included;
- g) allowance for non-supply pins to stress to a limited number of supply pin groups (associated non-supply pins) and allowance for non-supply to non-supply (i.e., I/O to I/O) stress to be limited to a finite number of 2 pin pairs (coupled non-supply pin pairs);
- h) explicit allowance for HBM stress using 2 pin HBM testers for die only shorted supply groups.

Attention is drawn to the possibility that some of the elements of this document may be the subject of patent rights. CENELEC [and/or CEN] shall not be held responsible for identifying any or all such patent rights.

#### **Endorsement notice**

The text of the International Standard IEC 60749-26:2013 was approved by CENELEC as a European Standard without any modification.

### Annex ZA (normative)

## Normative references to international publications with their corresponding European publications

The following documents, in whole or in part, are normatively referenced in this document and are indispensable for its application. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies.

NOTE 1 When an International Publication has been modified by common modifications, indicated by (mod), the relevant EN/HD applies.

NOTE 2 Up-to-date information on the latest versions of the European Standards listed in this annex is available here: www.cenelec.eu

| <u>Publication</u> | <u>Year</u> | <u>Title</u>                                                                                                                                   | EN/HD       | <u>Year</u> |
|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|
| IEC 60749-27       | -           | Semiconductor devices - Mechanical and climatic test methods - Part 27: Electrostatic discharge (ESD) sensitivity testing - Machine model (MM) | EN 60749-27 | -           |

# iTeh STANDARD PREVIEW (standards.iteh.ai)

<u>SIST EN 60749-26:2014</u> https://standards.iteh.ai/catalog/standards/sist/28d8d9fd-1810-45ed-8914-be5f8f656ee2/sist-en-60749-26-2014 SIST EN 60749-26:2014

# iTeh STANDARD PREVIEW (standards.iteh.ai)

SIST EN 60749-26:2014

https://standards.iteh.ai/catalog/standards/sist/28d8d9fd-1810-45ed-8914-be5f8f656ee2/sist-en-60749-26-2014



### IEC 60749-26

Edition 3.0 2013-04

## INTERNATIONAL STANDARD

# NORME INTERNATIONALE



Semiconductor devices – Mechanical and climatic test methods – Part 26: Electrostatic discharge (ESD) sensitivity testing – Human body model (HBM)

SIST EN 60749-26:2014

Dispositifs à semiconducteurs — Méthodes d'essais mécaniques et climatiques – Partie 26: Essai de sensibilité aux décharges électrostatiques (DES) – Modèle du corps humain (HBM)

INTERNATIONAL
ELECTROTECHNICAL
COMMISSION

COMMISSION ELECTROTECHNIQUE INTERNATIONALE

PRICE CODE CODE PRIX



ICS 31.080.01

ISBN 978-2-83220-746-8

Warning! Make sure that you obtained this publication from an authorized distributor.

Attention! Veuillez vous assurer que vous avez obtenu cette publication via un distributeur agréé.

### CONTENTS

| FOI | REWC  | RD                                   |                                                                                                           | 4  |  |  |  |
|-----|-------|--------------------------------------|-----------------------------------------------------------------------------------------------------------|----|--|--|--|
| 1   | Scope | e                                    |                                                                                                           | 6  |  |  |  |
| 2   | Norm  | native references                    |                                                                                                           |    |  |  |  |
| 3   | Term  | Terms and definitions                |                                                                                                           |    |  |  |  |
| 4   |       |                                      |                                                                                                           |    |  |  |  |
|     | 4.1   |                                      | rm verification equipment                                                                                 |    |  |  |  |
|     | 4.2   |                                      | scope                                                                                                     |    |  |  |  |
|     | 4.3   |                                      | nal requirements for digital oscilloscopes                                                                |    |  |  |  |
|     | 4.4   | Current                              | transducer (inductive current probe)                                                                      | 10 |  |  |  |
|     | 4.5   | Evaluat                              | ion loads                                                                                                 | 10 |  |  |  |
|     | 4.6   | Human                                | body model simulator                                                                                      | 10 |  |  |  |
|     | 4.7   | HBM te                               | st equipment parasitic properties                                                                         | 11 |  |  |  |
| 5   | Stres | s test eq                            | quipment qualification and routine verification                                                           | 11 |  |  |  |
|     | 5.1   | Overvie                              | w of required HBM tester evaluations                                                                      | 11 |  |  |  |
|     | 5.2   |                                      | ement procedures                                                                                          |    |  |  |  |
|     |       | 5.2.1                                | Reference pin pair determination                                                                          | 11 |  |  |  |
|     |       |                                      | Waveform capture with current probe                                                                       |    |  |  |  |
|     |       | 5.2.3                                | Determination of waveform parameters  High voltage discharge path test                                    | 12 |  |  |  |
|     |       | 5.2.4                                | High voltage discharge path test                                                                          | 15 |  |  |  |
|     | 5.3   |                                      | ster qualification standards.iteh.ai)                                                                     |    |  |  |  |
|     |       |                                      | HBM ESD tester qualification requirements                                                                 |    |  |  |  |
|     |       |                                      | HBM tester qualification procedure 2014                                                                   |    |  |  |  |
|     | 5.4   | l est fixi                           | ture board qualification tor socketed testers 1810-45ed-8914<br>waveform check requirements 60749-26-2014 | 16 |  |  |  |
|     | 5.5   |                                      |                                                                                                           |    |  |  |  |
|     |       |                                      | Standard routine waveform check description                                                               |    |  |  |  |
|     |       |                                      | Waveform check frequency  Alternate routine waveform capture procedure                                    |    |  |  |  |
|     | 5.6   |                                      | Itage discharge path check                                                                                |    |  |  |  |
|     | 3.0   | •                                    | Relay testers                                                                                             |    |  |  |  |
|     |       |                                      | Non-relay testers                                                                                         |    |  |  |  |
|     | 5.7   |                                      | waveform records                                                                                          |    |  |  |  |
|     | 0     |                                      | Tester and test fixture board qualification records                                                       |    |  |  |  |
|     |       |                                      | Periodic waveform check records                                                                           |    |  |  |  |
|     | 5.8   |                                      |                                                                                                           |    |  |  |  |
|     |       | 5.8.1                                | Initial set-up                                                                                            | 19 |  |  |  |
|     |       | 5.8.2                                | Training                                                                                                  | 19 |  |  |  |
|     |       | 5.8.3                                | Personnel safety                                                                                          | 19 |  |  |  |
| 6   | Class | ification                            | procedure                                                                                                 | 19 |  |  |  |
|     | 6.1   | Devices                              | s for classification                                                                                      | 19 |  |  |  |
|     | 6.2   | .2 Parametric and functional testing |                                                                                                           |    |  |  |  |
|     | 6.3   | .3 Device stressing                  |                                                                                                           |    |  |  |  |
|     | 6.4   | Pin cate                             | egorization                                                                                               | 20 |  |  |  |
|     |       |                                      | General                                                                                                   |    |  |  |  |
|     |       |                                      | No connect pins                                                                                           |    |  |  |  |
|     |       |                                      | Supply pins                                                                                               |    |  |  |  |
|     |       | 6.4.4                                | Non-supply pins                                                                                           | 21 |  |  |  |

|              | 6.5                                              | Pin gro   | oupings                                                                                                                                                                              | 21 |  |  |
|--------------|--------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|--|
|              |                                                  | 6.5.1     | Supply pin groups                                                                                                                                                                    | 21 |  |  |
|              |                                                  | 6.5.2     | Shorted non-supply pin groups                                                                                                                                                        | 22 |  |  |
|              | 6.6                                              | Pin str   | ess combinations                                                                                                                                                                     | 22 |  |  |
|              |                                                  | 6.6.1     | Pin stress combination categorisation                                                                                                                                                | 22 |  |  |
|              |                                                  | 6.6.2     | Non-supply and supply to supply combinations (1, 2, N)                                                                                                                               | 24 |  |  |
|              |                                                  | 6.6.3     | Non-supply to non-supply combinations                                                                                                                                                |    |  |  |
|              | 6.7                                              |           | g after stressing                                                                                                                                                                    |    |  |  |
| 7            |                                                  |           | ia                                                                                                                                                                                   |    |  |  |
| 8            | Comp                                             | onent     | classification                                                                                                                                                                       | 26 |  |  |
| Anr          | nex A                                            | (informa  | ative) HBM test method flow chart                                                                                                                                                    | 27 |  |  |
| Anr          | nex B                                            | (informa  | ative) HBM test equipment parasitic properties                                                                                                                                       | 30 |  |  |
|              |                                                  |           | ative) Example of testing a product using Table 2, Table 3, or Table 2                                                                                                               | 34 |  |  |
| Anr          | nex D                                            | (informa  | ative) Examples of coupled non-supply pin pairs                                                                                                                                      | 40 |  |  |
| Fig          | ure 1 -                                          | - Simpl   | ified HBM simulator circuit with loads                                                                                                                                               | 11 |  |  |
| Fig          | ure 2 -                                          | - Curre   | nt waveform through shorting wires                                                                                                                                                   | 13 |  |  |
| Fig          | ure 3 -                                          | - Curre   | nt waveform through a 500 $\Omega$ resistor                                                                                                                                          | 14 |  |  |
| Fig          | ure 4 -                                          | - Peak    | current short circuit ringing waveform PREVIEW                                                                                                                                       | 15 |  |  |
| Fig          | ure B.                                           | 1 – Dia   | gram of trailing pulse measurement setup.a.i.                                                                                                                                        | 30 |  |  |
| Fig          | ure B.:                                          | 2 – Pos   | itive stress at 4 000 V                                                                                                                                                              | 31 |  |  |
| Fig          | ure B.                                           | 3 – Neg   | gative stress at 4 000 <u>WET EN 60749-26:2014</u>                                                                                                                                   | 31 |  |  |
| Figi<br>a de | ure B.                                           | 4 – Illus | https://standards.iteh.ai/catalog/standards/st28d8d9fd-1810-45ed-8914-<br>stration of measuring voltage before HBM pulse with a Zener diode or<br>be5181656ee2/sist-en-00/49-26-2014 | 32 |  |  |
| Fig          | ure B.                                           | 5 – Exa   | mple of voltage rise before the HBM current pulse across a 9,4 V                                                                                                                     |    |  |  |
|              |                                                  |           | ample to demonstrate the idea of the partitioned test                                                                                                                                |    |  |  |
| Tab          | ole 1 –                                          | Wavef     | orm specification                                                                                                                                                                    | 17 |  |  |
| Tab          | le 2 –                                           | Prefer    | red pin combinations sets                                                                                                                                                            | 23 |  |  |
| Tab          | le 3 –                                           | Alterna   | ative pin combinations sets                                                                                                                                                          | 24 |  |  |
|              | able 4 – HBM ESD component classification levels |           |                                                                                                                                                                                      |    |  |  |
|              |                                                  |           | luct testing in accordance with Table 2                                                                                                                                              |    |  |  |
|              |                                                  |           | luct testing in accordance with Table 3                                                                                                                                              |    |  |  |
|              |                                                  |           | rnative product testing in accordance with Table 2                                                                                                                                   | 38 |  |  |

#### INTERNATIONAL ELECTROTECHNICAL COMMISSION

### SEMICONDUCTOR DEVICES – MECHANICAL AND CLIMATIC TEST METHODS –

## Part 26: Electrostatic discharge (ESD) sensitivity testing – Human body model (HBM)

#### **FOREWORD**

- 1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation. IEC collaborates closely with the International Organization for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations.
- 2) The formal decisions or agreements of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees.
- 3) IEC Publications have the form of recommendations for international use and are accepted by IEC National Committees in that sense. While all reasonable efforts are made to ensure that the technical content of IEC Publications is accurate, IEC cannot be held responsible for the way in which they are used or for any misinterpretation by any end user.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC Publication and the corresponding national or regional publication shall be clearly indicated in the latter
- https://standards.itch.ai/catalog/standards/sist/28d8d9fd-1810-45cd-89145) IEC itself does not provide any attestation of conformity. Independent certification bodies provide conformity assessment services and, in some areas, access to IEC marks of conformity. IEC is not responsible for any services carried out by independent certification bodies.
- 6) All users should ensure that they have the latest edition of this publication.
- 7) No liability shall attach to IEC or its directors, employees, servants or agents including individual experts and members of its technical committees and IEC National Committees for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC Publication or any other IEC Publications.
- 8) Attention is drawn to the Normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) Attention is drawn to the possibility that some of the elements of this IEC Publication may be the subject of patent rights. IEC shall not be held responsible for identifying any or all such patent rights.

International Standard IEC 60749-26 has been prepared by IEC technical committee 47: Semiconductor devices in collaboration with technical committee 101.

This third edition cancels and replaces the second edition published in 2006. This edition constitutes a technical revision. This standard is based upon ANSI/ESDA/JEDEC JS-001-2010. It is used with permission of the copyright holders, ESD Association and JEDEC Solid state Technology Association.

NOTE ANSI/ESDA/JEDEC JS-001 resulted from the merging of JESD22-A114F and ANSI/ESD STM5.1.

This edition includes the following significant technical changes with respect to the previous edition:

- a) descriptions of oscilloscope and current transducers have been refined and updated;
- b) the HBM circuit schematic and description have been improved;

- c) the description of stress test equipment qualification and verification has been completely re-written;
- d) qualification and verification of test fixture boards has been revised;
- e) a new section on the determination of ringing in the current waveform has been added;
- f) some alternate pin combinations have been included;
- g) allowance for non-supply pins to stress to a limited number of supply pin groups (associated non-supply pins) and allowance for non-supply to non-supply (i.e., I/O to I/O) stress to be limited to a finite number of 2 pin pairs (coupled non-supply pin pairs);
- h) explicit allowance for HBM stress using 2 pin HBM testers for die only shorted supply groups.

The text of this standard is based on the following documents:

| FDIS         | Report on voting |  |
|--------------|------------------|--|
| 47/2160/FDIS | 47/2167/RVD      |  |

Full information on the voting for the approval of this standard can be found in the report on voting indicated in the above table.

This publication has been drafted in accordance with the ISO/IEC Directives, Part 2.

A list of all parts in the IEO 60749 series, published under the general title Semiconductor devices – Mechanical and climatic test methods, can be found on the IEC website.

(standards.iteh.ai)

The committee has decided that the contents of this publication will remain unchanged until the stability date indicated on the IECT web osite 2 under "http://webstore.iec.ch" in the data related to the specific publication. At this date the publication will be d-8914

be5f8f656ee2/sist-en-60749-26-2014

- · reconfirmed,
- · withdrawn.
- replaced by a revised edition, or
- amended.

IMPORTANT – The 'colour inside' logo on the cover page of this publication indicates that it contains colours which are considered to be useful for the correct understanding of its contents. Users should therefore print this document using a colour printer.

### SEMICONDUCTOR DEVICES – MECHANICAL AND CLIMATIC TEST METHODS –

## Part 26: Electrostatic discharge (ESD) sensitivity testing – Human body model (HBM)

#### 1 Scope

This standard establishes the procedure for testing, evaluating, and classifying components and microcircuits according to their susceptibility (sensitivity) to damage or degradation by exposure to a defined human body model (HBM) electrostatic discharge (ESD).

The purpose (objective) of this standard is to establish a test method that will replicate HBM failures and provide reliable, repeatable HBM ESD test results from tester to tester, regardless of component type. Repeatable data will allow accurate classifications and comparisons of HBM ESD sensitivity levels.

ESD testing of semiconductor devices is selected from this test method, the machine model (MM) test method (see IEC 60749-27) or other ESD test methods in the IEC 60749 series. The HBM and MM test methods produce similar but not identical results; unless otherwise specified, this test method is the one selected.

### (standards.iteh.ai)

#### 2 Normative references

#### SIST EN 60749-26:2014

The following documents ain whole or in partnare normatively referenced in this document and are indispensable for its applications. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies.

IEC 60749-27, Semiconductor devices – Mechanical and climatic test methods – Part 27: Electrostatic discharge (ESD) sensitivity testing – Machine model (MM)

#### 3 Terms and definitions

For the purposes of this document, the following terms and definitions apply.

#### 3 1

#### associated non-supply pin

non-supply pin (typically an I/O pin) associated with a supply pin group

Note 1 to entry: A non-supply pin is considered to be associated with a supply pin group if either:

- a) The current from the supply pin group (i.e., VDDIO) is required for the function of the electrical circuit(s) (I/O driver) that connect (high/low impedance) to that non-supply pin.
- b) A parasitic path exists between non-supply and supply pin group (e.g., open-drain type non-supply pin to a VCC supply pin group that connects to a nearby N-well guard ring).

#### 3.2

#### component

item such as a resistor, diode, transistor, integrated circuit or hybrid circuit

60749-26 © IEC:2013

**-7-**

#### 3.3

#### component failure

condition in which a tested component does not meet one or more specified static or dynamic data sheet parameters

#### 3.4

#### coupled non-supply pin pair

two pins that have an intended direct current path (such as a pass gate or resistors, such as differential amplifier inputs, or low voltage differential signaling (LVDS) pins), including analogue and digital differential pairs and other special function pairs (e.g., D+/D-, XTALin/XTALout, RFin/RFout, TxP/TxN, RxP/RxN, CCP DP/CCN DN etc.)

#### 3.5

#### data sheet parameters

static and dynamic component performance data supplied by the component manufacturer or supplier

#### 3.6

#### withstand voltage

highest voltage level that does not cause device failure

Note 1 to entry: The device passes all tested lower voltages (see failure Window).

#### 3.7

#### failure window iTeh STANDARD PREVIEW

intermediate range of stress voltages that can induce failure in a particular device type, when the device type can pass some stress voltages both higher and lower than this range

Note 1 to entry: A component with a failure window may pass a 500 V test, fail a 1 000 V test and pass 2 000 V test. The withstand voltage of this device is 500 V. EN 60749-26:2014

https://standards.iteh.ai/catalog/standards/sist/28d8d9fd-1810-45ed-8914-be5f8f656ee2/sist-en-60749-26-2014

#### 3.8 be5f8f656ee2/sixthuman body model electrostatic discharge

#### **HBM ESD**

ESD event meeting the waveform criteria specified in this standard, approximating the discharge from the fingertip of a typical human being to a grounded device

#### 3.9

#### **HBM ESD tester**

**HBM** simulator

equipment that applies an HBM ESD to a component

#### 3.10

#### $I_{\mathsf{ps}}$

peak current value determined by the current at time  $t_{max}$  on the linear extrapolation of the exponential current decay curve, based on the current waveform data over a 40 nanosecond period beginning at  $t_{max}$ 

SEE: Figure 2 a).

#### 3.11

#### $I_{\mathsf{psmax}}$

highest current value measured including the overshoot or ringing components due to internal test simulator RLC parasitics

SEE: Figure 2 a).

#### 3.12

#### no connect pin

package interconnection that is not electrically connected to a die