## FINAL DRAFT ## INTERNATIONAL STANDARD ISO/FDIS 21111-6 ISO/TC 22/SC 31 Secretariat: DIN Voting begins on: **2021-08-12** Voting terminates on: 2021-10-07 Road vehicles — In-vehicle Ethernet — Part 6: Electrical 100-Mbit/s physical entity requirements and conformance test plan Ten STVéhicules routiers — Ethernet embarqué — Partie 6: Exigences et plan de tests de conformité de l'entité physique à 100-Mbit/s électrique ISO/FDIS 21111-6 https://standards.iteh.ai/catalog/standards/sist/8ea4a4e5-4180-42b1-9ca1-b18b1c19a749/iso-fdis-21111-6 RECIPIENTS OF THIS DRAFT ARE INVITED TO SUBMIT, WITH THEIR COMMENTS, NOTIFICATION OF ANY RELEVANT PATENT RIGHTS OF WHICH THEY ARE AWARE AND TO PROVIDE SUPPORTING DOCUMENTATION. IN ADDITION TO THEIR EVALUATION AS BEING ACCEPTABLE FOR INDUSTRIAL, TECHNOLOGICAL, COMMERCIAL AND USER PURPOSES, DRAFT INTERNATIONAL STANDARDS MAY ON OCCASION HAVE TO BE CONSIDERED IN THE LIGHT OF THEIR POTENTIAL TO BECOME STANDARDS TO WHICH REFERENCE MAY BE MADE IN NATIONAL REGULATIONS. # iTeh STANDARD PREVIEW (standards.iteh.ai) ISO/FDIS 21111-6 https://standards.iteh.ai/catalog/standards/sist/8ea4a4e5-4180-42b1-9ca1-b18b1c19a749/iso-fdis-21111-6 #### **COPYRIGHT PROTECTED DOCUMENT** © ISO 2021 All rights reserved. Unless otherwise specified, or required in the context of its implementation, no part of this publication may be reproduced or utilized otherwise in any form or by any means, electronic or mechanical, including photocopying, or posting on the internet or an intranet, without prior written permission. Permission can be requested from either ISO at the address below or ISO's member body in the country of the requester. ISO copyright office CP 401 • Ch. de Blandonnet 8 CH-1214 Vernier, Geneva Phone: +41 22 749 01 11 Email: copyright@iso.org Website: www.iso.org Published in Switzerland | Co | ntent | S | Page | |------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Fore | word | | vi | | Intr | oductio | n | vii | | 1 | Scop | e | 1 | | 2 | - | native references | | | 3 | | ns and definitions | | | | | | | | 4 | <b>Sym</b> r<br>4.1 | ools and abbreviated terms<br>Symbols | | | | 4.2 | Abbreviated terms | | | 5 | Conv | entions | 4 | | 6 | | e-up and sleep features | | | U | 6.1 | Extension of physical coding sub-layer | | | | 6.2 | Service primitives and interfaces | | | | 6.3 | Power sequencing states | | | | 6.4 | Command definitions | | | | | 6.4.1 General 6.4.2 Low power sleep (LPS) | | | | | 6.4.3 Wake-up request (WUR) | | | | | 6.4.4 Wake-up pulse (WUP) | 9 | | | 6.5 | Generation of scrambling bits san [2:0] | 9 | | | 6.6 | PCS PHY control state diagram test system and CTC structure | 10 | | 7 | | | | | | 7.1 | General SO/FDIS 21111-6 | 12 | | | 7.2<br>7.3 | Test system set-up – Transmit test system Test stretentiately itch placetally test system | 13 | | | 7.3<br>7.4 | Test system set-up – Transmit test system Test system set-up th Receive test system sea4a4e5-4180-42b1-9ca1- CTC structure b18b1c19a749/iso-fdis-21111-6 | 15 | | 8 | PHY - | - Control IUT conformance test plan (with MII access) | | | | 8.1 | PHY – Group 1: PHY control and timers (with MII access) | 16 | | | | 8.1.1 Overview | | | | | 8.1.2 CTC_4.1.1 – PMA reset (with MII access) | 16 | | | | 8.1.3 CTC_4.1.2 - Value of minwait_timer - minwait_timer in TRAINING state (with MII access) | 17 | | | | 8.1.4 CTC_4.1.3 - Value of maxwait_timer (with MII access) | | | | | 8.1.5 CTC_4.1.4 - Value of stabilize_timer (with MII access) | 22 | | | 8.2 | PHY – Group 2: PHY control state diagram (with MII access) | 23 | | | | 8.2.1 Overview | 23 | | | | 8.2.2 CTC_4.2.1 – PHY control state diagram - DISABLE TRANSMITTER state (with MII access) | 22 | | | | 8.2.3 CTC_4.2.2 – PHY control state diagram - SLAVE SILENT state (with MII access) | | | | | 8.2.4 CTC_4.2.3 – PHY control state diagram – TRAINING state (with MII access) | _ | | | | 8.2.5 CTC_4.2.4 – PHY control state diagram – SEND IDLE state (with MII access) | | | | | 8.2.6 CTC_4.2.5 – PHY control state diagram – send idle or data state (with | 21 | | | 8.3 | MII access)PHY – Group 3: PHY link monitor state diagram (with MII access) | | | | 0.5 | 8.3.1 Overview | | | | | 8.3.2 CTC_4.3.1 – Link monitor state diagram – IUT does not enter the LINK OK | | | | | state (with MII access) | 36 | | 9 | PCS - | - IUT conformance test plan (with MII access) | 38 | | | 9.1 | PCS – Group 1: PCS transmit (with MII access) | 38 | | | | 9.1.1 Overview | | | | | 9.1.2 CTC_3.1.1 – PCS signalling (with MII access) 9.1.3 CTC_3.1.2 – PCS reset (with MII access) | | | | | 7.1.0 UIU_J.1.4 = 1 UJ IUJU I WIUI MIII AUUESS J | T L | | | | 9.1.4 | CTC_3.1.3 - PCS transmit proper ssp (with MII access) | 41 | |----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----| | | | 9.1.5 | CTC_3.1.4 - PCS transmit proper ESD (with MII access) | | | | | 9.1.6 | CTC_3.1.5 - PCS transmit ESD with tx error (with MII access) | | | | | 9.1.7 | CTC_3.1.6 – PCS transmission of stuff bits (with MII access) | | | | | 9.1.8 | CTC_3.1.7 - PCS tx error (with MII access) | | | | 9.2 | PCS - G | roup 2: PCS transmit state diagram (with MII access) | | | | | 9.2.1 | Overview | | | | | 9.2.2 | CTC_3.2.1 - PCS transmit state diagram - send IDLE state (with MII access) | 46 | | | | 9.2.3 | CTC_3.2.2 – PCS transmit state diagram - ssp1 vector and ssp2 vector | | | | | | states (with MII access) | 47 | | | | 9.2.4 | CTC_3.2.3 - PCS transmit state diagram - ssd3 vector state (with MII access) | | | | | 9.2.5 | CTC_3.2.4 – PCS transmit state diagram - TRANSMIT DATA state (with MII | | | | | | access) | 49 | | | | 9.2.6 | CTC_3.2.5 - PCS transmit state diagram - ESD1 VECTOR state (with MII access) | | | | | 9.2.7 | CTC_3.2.6 - PCS transmit state diagram - ESD2 VECTOR state (with MII access) | | | | | 9.2.8 | CTC_3.2.7 - PCS transmit state diagram - ESD3 VECTOR state (with MII access) | | | | | 9.2.9 | CTC_3.2.8 - PCS transmit state diagram - ERR ESD1 VECTOR state (with MII | | | | | | access) | 52 | | | | 9.2.10 | CTC_3.2.9 – PCS transmit state diagram - ERR ESD2 VECTOR state (with MII | | | | | | access) | 53 | | | | 9.2.11 | CTC_3.2.10 - PCS transmit state diagram - ERR ESD3 VECTOR state (with | | | | | ,. <b>_</b> | MII access) | 53 | | | 9.3 | PCS - G | roup 3: PCS receive (with MII access) | | | | 710 | 9.3.1 | Overview | | | | | 9.3.2 | CTC_3.3.1 ePCS receive signalling (with MII access). F | 54 | | | | 9.3.3 | CTC_3.3.2 – PCS automatic polarity detection (with MII access) | 55 | | | | 9.3.4 | CTC_3.3.3 - PCS receive ssp (with MII access) | | | | | 9.3.5 | CTC_3.3.4 – PCS receive ESD (with MII access) | | | | | 9.3.6 | CTC_3.3.5 - PCS receive ERR ESP3 (with MII access) | | | | | 9.3.7 | CTG_3,3,6, PCS reception of stuff bits (with MH access) | 58 | | | | 9.3.8 | CTC_3.3.7 – PCS de-interleave ternary pairs (with MII access) | 59 | | | 9.4 | | roup 4: PCS receive state diagram (with MII access) | 59 | | | 7.4 | 9.4.1 | Overview | | | | | 9.4.2 | CTC_3.4.1 – PCS receive state diagram (with MII access) - IDLE state | | | | | 9.4.2 | CTC_3.4.1 – PCS receive state diagram (with MII access) - IDLE state CTC_3.4.2 – PCS receive state diagram (with MII access) - CHECK SSD2 state | | | | | 9.4.3 | | | | | | | CTC_3.4.3 – PCS receive state diagram (with MII access) - CHECK SSD3 state | | | | | 9.4.5 | CTC_3.4.4 - PCS receive state diagram (with MII access) - SSD state | | | | | 9.4.6 | CTC_3.4.5 - PCS receive state diagram (with MII access) - BAD SSD state | | | | | 9.4.7 | CTC_3.4.6 - PCS receive state diagram (with MII access) - FIRST SSD state | | | | | 9.4.8 | CTC_3.4.7 – PCS receive state diagram (with MII access) - SECOND SSD state | | | | | 9.4.9 | CTC_3.4.8 – PCS receive state diagram (with MII access) - THIRD SSD state | | | | | 9.4.10 | CTC_3.4.9 – PCS receive state diagram (with MII access) - DATA state | | | | | 9.4.11 | CTC_3.4.10 – PCS receive state diagram (with MII access) - CHECK ESD2 state | | | | | 9.4.12 | CTC_3.4.11 – PCS receive state diagram (with MII access) - CHECK ESD3 state. | | | | | 9.4.13 | CTC_3.4.12 - PCS receive state diagram (with MII access) - BAD ESD2 state | 68 | | | | 9.4.14 | CTC_3.4.13 – PCS receive state diagram (with MII access) - BAD END and | | | | | | RX ERROR states | | | | 9.5 | PCS – G | roup 5: PCS JAB state diagram (with MII access) | 70 | | | | 9.5.1 | Overview | | | | | 9.5.2 | CTC_3.5.1 – PCS JAB state diagram (with MII access) - rcv_max_timer | 70 | | 10 | DM A | IIIT roo | quirements and conformance test plan (with MII access) | 71 | | 10 | 10.1 | DMA C | Group 1: PMA electrical measurements (with MII access) | 71 | | | 10.1 | 10.1.1 | Overview | | | | | | CTC_5.1.1 – PMA maximum transmitter output droop (with MII access) | | | | | 10.1.2 | | | | | | 10.1.3 | CTC_5.1.2 - PMA transmitter distortion (with MII access) | | | | | 10.1.4 | CTC_5.1.3 - PMA transmitter timing jitter (with MII access) | | | | | 10.1.5 | CTC_5.1.4 – PMA transmitter power spectral density (PSD) (with MII access) | | | | | 10.1.6 | CTC_5.1.5 – PMA transmit clock frequency (with MII access) | /6 | | | | | | | | | 10.1.7 | CTC_5.1.6 - PMA MDI return loss (with MII access) | 77 | |---------------|----------|------------------------------------------------------------------------|-----| | | | CTC_5.1.7 – PMA MDI mode conversion loss (with MII access) | | | | 10.1.9 | CTC_5.1.8 - PMA transmitter peak differential output (with MII access) | 82 | | 10.2 | PMA - | Group 2: PMA receive tests (with MII access) | 83 | | | 10.2.1 | Group 2 overview | 83 | | | 10.2.2 | CTC_5.2.1 – PMA bit error rate verification (with MII access) | 83 | | | 10.2.3 | CTC_5.2.2 – PMA receiver frequency tolerance (with MII access) | 84 | | | 10.2.4 | CTC_5.2.3 – PMA alien crosstalk noise rejection (with MII access) | 85 | | Annex A (info | ormative | PHY control – Test suite | 87 | | Annex B (no | rmative) | PCS - Test suite | 91 | | Annex C (nor | mative) | PMA – Test system set-ups | 110 | | Rihlingranhy | 7 | | 124 | # iTeh STANDARD PREVIEW (standards.iteh.ai) ISO/FDIS 21111-6 https://standards.iteh.ai/catalog/standards/sist/8ea4a4e5-4180-42b1-9ca1-b18b1c19a749/iso-fdis-21111-6 #### **Foreword** ISO (the International Organization for Standardization) is a worldwide federation of national standards bodies (ISO member bodies). The work of preparing International Standards is normally carried out through ISO technical committees. Each member body interested in a subject for which a technical committee has been established has the right to be represented on that committee. International organizations, governmental and non-governmental, in liaison with ISO, also take part in the work. ISO collaborates closely with the International Electrotechnical Commission (IEC) on all matters of electrotechnical standardization. The procedures used to develop this document and those intended for its further maintenance are described in the ISO/IEC Directives, Part 1. In particular, the different approval criteria needed for the different types of ISO documents should be noted. This document was drafted in accordance with the editorial rules of the ISO/IEC Directives, Part 2 (see <a href="www.iso.org/directives">www.iso.org/directives</a>). Attention is drawn to the possibility that some of the elements of this document may be the subject of patent rights. ISO shall not be held responsible for identifying any or all such patent rights. Details of any patent rights identified during the development of the document will be in the Introduction and/or on the ISO list of patent declarations received (see <a href="https://www.iso.org/patents">www.iso.org/patents</a>). Any trade name used in this document is information given for the convenience of users and does not constitute an endorsement. For an explanation of the voluntary nature of standards, the meaning of ISO specific terms and expressions related to conformity assessment, as well as information about ISO's adherence to the World Trade Organization (WTO) principles in the Technical Barriers to Trade (TBT), see <a href="https://www.iso.org/iso/foreword.html">www.iso.org/iso/foreword.html</a>. (standards.iteh.ai) This document was prepared by Technical Committee ISO/TC 22, *Road vehicles*, Subcommittee SC 31, *Data communication*. ISO/FDIS 21111-6 https://standards.iteh.ai/catalog/standards/sist/8ea4a4e5-4180-42b1-9ca1- A list of all parts in the ISO 21111 series can be found on the ISO website. Any feedback or questions on this document should be directed to the user's national standards body. A complete listing of these bodies can be found at <a href="https://www.iso.org/members.html">www.iso.org/members.html</a>. #### Introduction The ISO 21111 series includes in-vehicle Ethernet requirements and test plans that are disseminated in other International Standards and complements them with additional test methods and requirements. The resulting requirement and test plans are structured in different documents following the Open Systems Interconnection (OSI) reference model and grouping the documents that depend on the physical media and bit rate used. In general, the Ethernet requirements are specified in ISO/IEC/IEEE 8802-3. The ISO 21111 series provides supplemental specifications (e.g. wake-up, I/O functionality), which are required for in-vehicle Ethernet applications. In road vehicles, Ethernet networks are used for different purposes requiring different bit-rates. Currently, the ISO 21111 series specifies the 1-Gbit/s optical and 100-Mbit/s electrical physical layer. The ISO 21111 series contains requirement specifications and test methods related to the in-vehicle Ethernet. This includes requirement specifications for physical layer entity (e.g. connectors, physical layer implementations) providers, device (e.g. electronic control units, gateway units) suppliers, and system (e.g. network systems) designers. Additionally, there are test methods specified for conformance testing and for interoperability testing. Safety (electrical safety, protection, fire, etc.) and electromagnetic compatibility (EMC) requirements are out of the scope of the ISO 21111 series. The structure of the specifications given in the ISO 21111 series complies with the Open Systems Interconnection (OSI) reference model is specified in ISO/IEC 7498-1<sup>[1]</sup> and ISO/IEC 10731<sup>[3]</sup>. ISO 21111-1 defines the terms which are used in this series of standards and provides an overview of the standards for in-vehicle Ethernet including the complementary relations to ISO/IEC/IEEE 8802-3 and the amendments, the document structure, type of physical entities, in-vehicle Ethernet specific functionalities, and so on. ISO/FDIS 21111-6 https://standards.iteh.ai/catalog/standards/sist/8ea4a4e5-4180-42b1-9ca1- ISO 21111-2 specifies the interface between redonciliation sublayer and physical entity including reduced gigabit media independent interface (RGMII), and the common physical entity wake-up and synchronised link sleep functionalities, independent from physical media and bit rate. ISO 21111-3 specifies supplemental requirements to a physical layer capable of transmitting 1-Gbit/s over plastic optical fibre compliant with ISO/IEC/IEEE 8802-3, with specific application to communications inside road vehicles, and a test plan for physical entity conformance testing. ISO 21111-4[3] specifies the optical components requirements and test methods for 1-Gbit/s optical invehicle Ethernet. ISO 21111-5 specifies, for 1-Gbit/s optical in-vehicle Ethernet, requirements on the physical layer at system level, requirements on the interoperability test set-ups, the interoperability test plan that checks the requirements for the physical layer at system level, requirements on the device-level physical layer conformance test set-ups, and device-level physical layer conformance test plan that checks a set of requirements for the OSI physical layer that are relevant for device vendors. This document specifies advanced features of an ISO/IEC/IEEE 8802-3 in-vehicle Ethernet physical layer (often also called transceiver), e.g. for diagnostic purposes for in-vehicle Ethernet physical layers. It specifies advanced physical layer features, wake-up and sleep features, physical layer test suite, physical layer control requirements and conformance test plan, physical sublayers test suite, and physical sublayers requirements and conformance test plan. ISO 21111-7 specifies the implementation for ISO/IEC/IEEE 8802-3, which defines the interface implementation for automotive applications together with requirements on components used to realize this Bus Interface Network (BIN). ISO 21111-7 also defines further testing and system requirements for systems implemented according to the system specification. In addition, ISO 21111-7 defines the channels for tests of transceivers with a test wiring harness that simulates various electrical communication channels. ISO 21111-8 specifies the transmission media, the channel performance, and the tests for an ISO/IEC/IEEE 8802-3 in-vehicle Ethernet. ISO 21111-9 specifies the data link layer requirements and conformance test plan. It specifies the requirements and test plan for devices and systems with bridge functionality. ISO 21111-10 specifies the application to session layer requirements and conformance test plan. It specifies the requirements and conformance test plan for devices and systems that include functionality related with OSI layers from 7 to 5. ISO 21111-11 specifies the transport to network layer requirements and conformance test plan. It specifies the requirements and conformance test plan for devices and systems that include functionality related with OSI layers from 4 and 3. Figure 1 shows the parts of the ISO 21111 series and the document structure. Figure 1 — In-vehicle Ethernet document reference according to OSI model ## Road vehicles — In-vehicle Ethernet — #### Part 6: ## Electrical 100-Mbit/s physical entity requirements and conformance test plan #### 1 Scope This document specifies advanced features of an ISO/IEC/IEEE 8802-3 automotive Ethernet PHY (often also called transceiver), e.g. for diagnostic purposes for automotive Ethernet PHYs. This document specifies: - advanced PHY features; - wake-up and sleep features; - PHY test suite; - PHY control IUT requirements and conformance test plan; - PCS test suite; - (standards.iteh.ai) - PCS IUT requirements and conformance test plan; ISO/FDIS 21111-6 - PMA test suite; and/standards.iteh.ai/catalog/standards/sist/8ea4a4e5-4180-42b1-9ca1- - B18b1c19a749/iso-fdis-21111-6 PMA IUT requirements and conformance test plan. #### Normative references The following documents are referred to in the text in such a way that some or all of their content constitutes requirements of this document. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies. ISO/IEC 9646-1, Information technology — Open Systems Interconnection — Conformance testing methodology and framework — Part 1: General concepts ISO 21111-1, Road vehicles — In-vehicle Ethernet — Part 1: General information and definitions ISO 21111-2, Road vehicles — In-vehicle Ethernet — Part 2: Common physical entity requirements ISO/IEC/IEEE 8802-3:2021, Telecommunications and exchange between information technology systems — Requirements for local and metropolitan area networks — Part 3: Standard for Ethernet #### Terms and definitions For the purposes of this document, the terms and definitions given in ISO 21111-1, ISO/IEC 9646-1 and the following apply. ISO and IEC maintain terminological databases for use in standardization at the following addresses: - ISO Online browsing platform: available at <a href="https://www.iso.org/obp">https://www.iso.org/obp</a> - IEC Electropedia: available at <a href="http://www.electropedia.org/">http://www.electropedia.org/</a> #### 3.1 #### automotive cable balanced 100-Ω one pair cable having characteristics defined in ISO/IEC/IEEE 8802-3:2021, 96.7 physical layer specifications and management parameters for 100-Mbit/s operation over a single balanced twisted pair cable #### 3.2 #### short automotive cable cable complying with *automotive cable* (3.1) used for test purposes and limited in length to reduce the amount of loss between the IUT transmitter and test and measurement equipment #### 3.3 #### **PHY** frame normal data transmission consisting of SEND N code groups defined in ISO/IEC/IEEE 8802-3:2021, 96.3.3.3.7 and which begins with a valid start-of-stream delimiter (SSD) and ends with a valid end-ofstream delimiter (ESD) #### 3.4 #### monitor test system used to capture and decode the transmissions from the IUT Note 1 to entry: See B.2. #### Symbols and abbreviated terms ### iTeh STANDARD PREVIEW #### 4.1 Symbols ## (standards.iteh.ai) empty table cell or feature undefined ISO/FDIS 21111-6 Sdc11/standards/sist/8ea4a4e5-4180-42b1-9ca1-Sdc22/a749/iso-fdis-21111-6 $L_{\rm CL}$ longitudinal conversion loss ( longitudinal conversion transmission loss $L_{\rm CTL}$ power spectral density $P_{\rm SD}$ transverse conversion loss $T_{\rm CL}$ $T_{\rm CTL}$ transverse conversion transmission loss $X_2$ binary wild card value representation #### 4.2 Abbreviated terms **ADC** analogue to digital converter **AFEXTDC** alien far end cross conversion loss common to differential **ANEXTDC** alien near end cross conversion loss common to differential **AWGN** additive white Gaussian noise **BER** bit error rate bi-directional data signal pair A BI\_DA COM communication ready (status bit) COR polarity correct CTCconformance test case CTP conformance test plan Cvt convention DCQ dynamic channel quality DD defect distance DET polarity detection DSP digital signal processing **ECU** electronic control unit **GMII** gigabit media independent interface HDD harness defect detection **ICMP** Internet Control Message Protocol IOL interoperability laboratory IUT implementation under test longitudinal conversion loss DARD PREVIEW LCL longitudinal conversion transmission itesh.ai) LCTL LFL link failures and losses ISO/FDIS 21111-6 https://standards.iteh.ai/catalog/standards/sist/8ea4a4e5-4180-42b1-9cal-link partner LP b18b1c19a749/iso-fdis-21111-6 LPF low-pass filter link quality LQ LRT local receiver time LTT link-training time LU link-up time M mandatory MAC media access control MDC management data clock MDI medium dependent interface MII media independent interface MSE mean square error MSE\_WC mean square error worst-case 0 optional OS OPEN/SHORT detection PAM3 pulse amplitude modulation (3 level) **PCB** printed circuit board **PCS** physical coding sub-layer PEC pulse error correction PHY physical layer peak MSE pMSE **PLL** phase locked loop POL polarity (detection and correction) **PSAACRF** power sum attenuations to alien crosstalk ratio far end **PSANEXT** power sum alien near end crosstalk loss **PSD** power spectral density **RBW** resolution bandwidth reduced gigabit media independent interface **RGMII** remote receiver timeh STANDARD PREVIEW RRT (standards.iteh.ai) RF spectral analyser SA **SNR** signal to noise ratio ISO/FDIS 21111-6 https://standards.iteh.ai/catalog/standards/sist/8ea4a4e5-4180-42b1-9ca1-signal quality index SQI time domain reflectometer **TDR** time interval error TIE UI unit interval **VBW** video bandwidth **VNA** RF network analyser #### **Conventions** This document is based on OSI service conventions as specified in ISO/IEC 10731[2]. #### Wake-up and sleep features #### 6.1 Extension of physical coding sub-layer This subclause describes the modification of the physical coding sub-layer of ISO/IEC/IEEE 8802-3:2021. #### **REQ** 1.1 Wake-up and sleep features - Extension of physical coding sub-layer Figure 2 specifies the state diagram of the power state machine, which implements the two-way handshake protocol. Figure 2 — Power sequencing ISO/IEC/IEEE 8802-3:2021 https://standards.iteh.ai/catalog/standards/sist/8ea4a4e5-4180-42b1-9ca1-b18b1c19a749/iso-fdis-21111-6 The signalling of a Wakeup.request depends on the state of the link. If the link is up $(tx_mode = SEND_N)$ the PHY transmits a WUR command over the active link during IDLE times. If the link is down $(tx_mode = SEND_Z)$ the PHY transmits a WUP pulse. If the link is not yet established (!loc\_rcvr\_status), for instance because the link is still in training $(tx_mode = SEND_I)$ , the link is first established, then a WUR command is sent. #### REQ 1.2 Wake-up and sleep features - Selective wake-up forwarding mechanism Multi-PHY devices (e.g. switches) shall implement a selective wake-up forwarding mechanism. If a multi-PHY device detects a Wakeup.request (either WUR or WUP) on one port, it shall be possible to forward the request to other PHYs of the device and to any other Single-PHY or Multi-PHY device. ## REQ 1.3 Wake-up and sleep features – Selective wake-up forwarding mechanism Single PHY device Single-PHY devices shall implement a selective wake-up forwarding mechanism. If a Single-PHY device detects a Wakeup.request (either WUR or WUP), it shall be possible to forward the request to other Single-PHY or Multi-PHY devices. # REQ 1.4 Wake-up and sleep features – wake-up over a passive link (WUP) and active link (WUR) It shall be possible to forward a wake-up over a passive link (WUP) as well as a wake-up over an active link (WUR) immediately to another port (or PHY). The <code>wakeup.indicate</code> should be generated upon wake-up events. In case the link is down, this service primitive is generated upon the reception of WUP pulses (<code>wup\_recv</code>) or if a local wake-up request (<code>loc\_wake\_req</code>) or a WUR is received (<code>wur\_recv</code>). The implementation of the energy detection process is left to the PHY vendor. #### **REQ** 1.5 Wake-up and sleep features - Energy detection The energy detection process shall not take longer than 2 ms. #### REQ 1.6 Wake-up and sleep features – IDLE pattern on the link triggers the energy detection It shall be ensured that any transmitted IDLE pattern on the link triggers the energy detection (wup\_recv = TRUE). #### REQ 1.7 Wake-up and sleep features - PHY detects a wake-up request If the PHY detects a wake-up request, while the sleep process has already been started, going into sleep shall be terminated and the wake-up shall be processed if possible. #### ISO/FDIS 21111-6 #### REQ 1.8 Wake-up and sleep features | Entering the SLEEP state If the PHY detects a wake-up request while the transit into SLEEP state is irreversible, this wake-up request shall be stored and executed immediately upon entering the SLEEP state. No wakeup request should be lost. #### 6.2 Service primitives and interfaces Figure 3 shows the ISO/IEC/IEEE 8802-3:2021 service primitives. Figure 3 — ISO/IEC/IEEE 8802-3:2021 service primitives ISO/FDIS 21111-6 | | REQ | 1.9 Wak | e-up ar | ıd sleep | features - Mappi | ng between this docu<br>dis-21111-6 | ment and ISO 2 | 21111-2 ser- | |------|-----|----------|---------|----------|--------------------|-------------------------------------|----------------|--------------| | | | vice pri | nitives | 3 | b18b1c19a749/iso-1 | dīs-21111-6 | | | | - Г. | | | | | | | | | Table 1 specifies the mapping between this document and ISO 21111-2 service primitives which shall be followed. Table 1 — Mapping between this document and ISO 21111-2 service primitives | ISO 21111-6 (this document) service primitives | ISO 21111-2 service primitives | |------------------------------------------------|--------------------------------------| | SleepConfig.request | PHY_ConfigSleepReject.request | | Inhibit.indication | PHY_SleepStatus.indication | | Sleep.request | PHY_LinkSleep.request | | Sleep.indication | PHY_LinkSleepRequestEvent.indication | | Wakeup.indication | PHY_WakeUp.indication | | Wakeup.request | PHY_WakeUp.request | | SleepFail.indication | PHY_LinkSleep.indication | | SleepAbort.request | PHY_ LinkSleepRequestAbort.request | #### 6.3 Power sequencing states The following requirements specify power sequencing states. | REO 1. | 10 Wake-up and sleep | features - Power sequencing state | |--------|----------------------|-----------------------------------| |--------|----------------------|-----------------------------------| The power sequencing states NORMAL, SLEEP\_ACK, SLEEP\_REQ, SLEEP\_SILENT, SLEEP\_FAIL and SLEEP shall be implemented as specified in Figure 2.