

Designation: F 1529 - 02

# Standard Test Method for Sheet Resistance Uniformity Evaluation by In-Line Four-Point Probe with the Dual-Configuration Procedure<sup>1</sup>

This standard is issued under the fixed designation F 1529; the number immediately following the designation indicates the year of original adoption or, in the case of revision, the year of last revision. A number in parentheses indicates the year of last reapproval. A superscript epsilon ( $\epsilon$ ) indicates an editorial change since the last revision or reapproval.

#### INTRODUCTION

This test method uses a four-point probe in a manner different from that of other ASTM methods for the measurement of the resistivity or sheet resistance of semiconductors. In this test method, two different ways (configurations) of connecting the probe pins to the electronics that supply current and measure voltage are used at each measurement location on the specimen. This use of a four-point probe is often referred to as "dual-configuration" or as "configuration switched" measurements.

There are three benefits that result from the second measurement configuration at each location: (1) the probe no longer needs to be in a high symmetry orientation on the specimen, that is, being perpendicular or parallel to the radius on a circular wafer or to the length or width of a rectangular specimen, as long as it is a modest distance from the edge of the wafer, (2) the lateral dimension(s) of the specimen, and the exact location of the probe on the specimen no longer have to be known—the geometric scaling factor results directly f rom the two sets of electrical measurements at each location, (3) the two sets of measurements self-correct for the actual separations between the probe pins in a manner that has been shown to be more effective than measuring probe impressions made on a piece of polished material. As a result, high precision measurements can be made with smaller probe separations than is possible with single configuration use of a four-point probe, thus allowing higher spatial resolution of wafer sheet resistance variations.  $(1)^2$ 

Document Preview

# 1. Scope

1.1 This test method covers the direct measurement of the sheet resistance and its variation for all but the periphery (amounting to three probe separations) for circular conducting layers pertinent to silicon semiconductor technology. These layers may be fabricated on substrates of any diameter that is capable of being securely mounted on a prober stage.

NOTE 1—The equation used to calculate the sheet resistance data from measurements is not perfectly accurate out to the edge of the wafer for probes oriented at an arbitrary angle with respect to a wafer radius. Further, automatic instruments on which this test method will be performed may not have perfect centering of the wafer on the measurement stage. These factors require that the periphery of the layer being measured be excluded. Also, many thin film processes use wafer clamps that preclude forming layers out to the edge of the substrate. The edge exclusion in this test method applies to the film that is being measured,

rather than to the substrate. The equation used is based on mathematics developed for layers of circular shape. It is expected to work well for layers of other shapes such as rectangular, if edge exclusion requirements are met; however, the accuracy near the edge of other shapes has not been demonstrated (2).

1.2 This test method is intended primarily for assessing the uniformity of layers formed by diffusion, epitaxy, ion implant and chemical vapor, or other deposition processes on a silicon substrate. The deposited film, which may be single crystal, polycrystalline or amorphous silicon, or a metal film, must be electrically isolated from the substrate. This can be accomplished if the layer is of opposite conductivity type from the substrate or is deposited over a dielectric layer such as silicon dioxide. This test method is capable of measuring films as thin as 0.05 µm, but particular care is required for establishing reliable measurements for most films in the range below 0.2 µm. Films that have a thickness up to half the probe separation can be measured without the use of a thickness-related correction factor. It may give misleading results for films formed by silicon on insulator technologies because of charge or charge trapping in the insulator.

Copyright © ASTM International, 100 Barr Harbor Drive, PO Box C700, West Conshohocken, PA 19428-2959, United States.

<sup>&</sup>lt;sup>1</sup> This test method is under the jurisdiction of ASTM Committee F01 on Electronics and is the direct responsibility of Subcommittee F01.06 on Silicon Materials and Process Control.

Current edition approved Dec. 10, 2002. Published February 2003. Originally approved in 1994. Last previous edition approved in 1997 as F 1529 – 97.

<sup>&</sup>lt;sup>2</sup> The boldface numbers in parentheses refer to the list of references at the end of this test method.



1.3 This test method can be used to measure the sheet resistance uniformity of bulk substrates. However, the thickness of the substrate must be known to be constant or must be measured at all positions where sheet resistance values are measured in order to calculate relative variations in resistance reliably.

NOTE 2—The thickness correction factor for layers that are thicker than 0.5 times the probe spacing is known to vary more rapidly than that for single-configuration four-probe measurements, but such a correction has not yet been published. Until such a correction is published, resistivity values determined by the dual-configuration method will not be accurate for these thicker specimens; however, if the wafer has uniform thickness, variations of resistivity can still be determined by this test method.

1.4 This test method can be used to measure sheet resistance values from below 10 m $\Omega$  for metal films, to over 25 000  $\Omega$  for thin silicon films. However, for films at the upper end of this resistance range, and for films toward the low end of the thickness range, the interpretation of the sheet resistance values may not be straightforward due to various semiconductor effects (3, 4, 5).

NOTE 3—The principles of this test method are also applicable to other semiconductor materials, but the appropriate conditions and the expected precision have not been established.

1.5 This test method uses two different electrical configurations of the four-point probe at each measurement location. It does not require measurement of probe location on the wafer, or probe separations, or of wafer diameter (except to determine edge exclusion for measurement-site selection) as do other four-point probe methods such as Test Methods F 81, F 84 and F 374. By use of electrical data from the two different configurations at each location, the method is self-calibrating with respect to the geometrical parameters (1).

1.6 This test method is intended to be used on automated wafer testing systems that use *R*-theta or X-Y stage positioning for the measurements. The rapid calculations for sheet resistance used in this test method are based on more extensive calculations, and are within 0.1 % of the results of those more extensive calculations, even if the probes are not oriented parallel or perpendicular to a wafer radius, providing that the probes are more than 3-probe spacings from the edge of the layer being measured (1), (2) (see Note 1).

1.7 The values stated in SI units are to be regarded as the standard. The values given in parentheses are for information only.

1.8 This standard does not purport to address all of the safety concerns, if any, associated with its use. It is the responsibility of the user of this standard to establish appropriate safety and health practices and determine the applicability of regulatory limitations prior to use.

# 2. Referenced Documents

2.1 ASTM Standards:

- D 5127 Guide for Ultra Pure Water Used in the Electronics and Semiconductor Industry<sup>3</sup>
- F42 Test Methods for Conductivity Type of Extrinsic

Semiconducting Materials<sup>4</sup>

- F 81 Test Method for Measuring Radial Resistivity Variation on Silicon Slices  $\!\!\!^4$
- F 84 Test Method for Measuring Resistivity of Silicon Wafers with an In-Line Four-Point Probe<sup>4</sup>
- F 374 Test Method for Sheet Resistance of Silicon Epitaxial, Diffused, Polysilicon, and Ion-Implanted Layers Using an In-Line Four-Point Probe<sup>4</sup>
- F 1241 Terminology of Silicon Technology<sup>4</sup>
- 2.2 SEMI Standards:

SEMI C19 Specification for Acetone<sup>5</sup>

- SEMI C23 Specifications for Buffered Oxide Etchants<sup>5</sup>
- SEMI C41 Specifications and Guidelines for 2-Propanol<sup>5</sup>

## 3. Terminology

3.1 Definitions:

3.1.1 For definitions of terms used in silicon wafer technology refer to Terminology F 1241.

#### 4. Summary of Test Method

4.1 An in-line four-point probe is used to determine the specimen sheet resistance at each desired measurement location. The number and positioning of measurement locations is determined by end-use needs, or by the parties to the test in the case of referee measurements. At each location, a direct current is passed into the specimen, using two of the probes, as specified, and the potential difference is measured using the other two probes. Current polarity is reversed and the potential difference is remeasured to allow elimination of thermoelectric effects. Before the probe is raised, the process is repeated using a different combination of probes, as specified. At each location, the sheet resistance is obtained from the four ratios of potential difference to current.

4.2 The adequacy of the probe is determined both by optical examination of probe indentations made in a polished silicon surface, and by a performance test on a wafer of the type whose uniformity is to be checked.

4.3 The accuracy of the electronics is tested by means of an analog circuit emphasizing the performance and noise immunity of the electronics in the presence of large contact resistances of the probe tips to the semiconductor surface.

### 5. Significance and Use

5.1 The sheet resistance of epitaxial, implanted, diffused or deposited films is an important materials acceptance and process control parameter. The uniformity across a wafer of the sheet resistance resulting from any of these processes is important for the equivalence of performance of devices or circuits made from various regions of the wafer.

5.2 This test method is suitable for use in materials acceptance, equipment qualification, process control, research, and development.

<sup>&</sup>lt;sup>3</sup> Annual Book of ASTM Standards, Vol 11.01.

<sup>&</sup>lt;sup>4</sup> Annual Book of ASTM Standards, Vol 10.05.

<sup>&</sup>lt;sup>5</sup> Available from Semiconductor Equipment and Materials International, 3081 Zanker Road, San Jose, CA 95134 (www.semi.org).



# 6. Interferences

6.1 Photoconductive and photovoltaic effects can seriously influence the measured sheet resistance, particularly with high resistivity layers or those with very shallow junctions. Therefore, all measurements should be made in a darkened enclosure unless experience shows that the material of interest is insensitive to ambient illumination.

6.2 Spurious currents can be induced in the test circuit when the equipment is located near high-frequency generators. If such a location is unavoidable, adequate shielding must be provided.

6.3 Minority carrier injection during the measurement can occur due to the electric field in the specimen. With material possessing a long minority-carrier lifetime and moderate to high resistivity, such injection can result in a lowering of the resistivity (sheet resistance) for a distance of several centimetres from the point of injection. Carrier injection can be detected by repeating the measurements at lower current. In the absence of injection, no increase in resistivity should be observed at the lower current. The current level recommended, (see Table 1) should reduce the probability of difficulty from this interference to a minimum, but in cases of doubt the measurements should be repeated at a lower current level. If the proper current is being used, doubling or halving its value should result in a change of sheet resistance that is less than 0.5 %.

6.4 Semiconductors have a significant temperature coefficient of resistivity. Consequently, the measurement current used should be small to avoid resistive heating. The current levels recommended should reduce the chances of this problem. If resistive heating is suspected, it can be detected by a change in readings starting immediately after the current is applied. If such a change is observed, repeat the electrical measurements at a lower current. In the absence of Joule heating, the temperature of the water should be uniform if the wafer is mounted on a chuck having good thermal conductivity and large thermal mass. Sheet resistance maps should not be distorted by temperature nonuniformities in this case. Coefficients for the temperature variation of the sheet resistance of a particular layer type will depend upon the specific dopant, or resistivity, profile of that layer type, and must be evaluated empirically for the layer fabrication process being used if correction of data to a fixed reference temperature is desired.

6.5 Vibration of the probe may cause variations in contact resistance, which is often manifested as unstable readings. If difficulty is encountered, the apparatus should be vibration isolated.

TABLE 1 Nominal Current Values for Measurement of Sheet Resistance

| Sheet Resistance, $\Omega$ | Current <sup>A</sup> |
|----------------------------|----------------------|
| 2–25                       | 10 mA                |
| 20–250                     | 1 mA                 |
| 200-2500                   | 100 µA               |
| 2000–25 000                | 10 µA                |

<sup>A</sup> The current used should be from one-half to twice the nominal value and should be chosen to give a measured voltage on the specimen that is between 7 and 15 mV when using Configuration A. Once the current is selected for forward direction measurements at a given site, it must be kept constant to 0.01 % for the remaining measurements at that site.

6.6 Penetration of either the current or voltage probes through the layer being measured to the substrate will result in erroneous readings. This can usually be checked by mounting the specimen directly on a metal support that is grounded to the current supply and by then looking for a reduction in measured specimen voltage in at least one polarity as the ground connection is removed and replaced. If this condition occurs, examine the probe tips microscopically for sharp asperities and remove these by polishing or otherwise conditioning the probe tip, or else reduce the probe force or use a probe with blunter probe tips.

6.7 Use of two electrical configurations at each measurement site eliminates the need for measurement of geometric separation of the probe tips in order to analyze the data. As a result, even for referee measurements, any probe spacing that is agreed upon between the parties to the test and demonstrates sufficiently low data scatter may be used for this test method.

6.8 Use of the data from the two electrical configurations to calculate a factor for water diameter and for position of the measurement site on the wafer will be accurate to within 0.1 % as long as the measurement site is away from the perimeter of the wafer. To meet this requirement the site should be at least five-probe separations from the perimeter for the case of probe alignment perpendicular to a wafer diameter, and at least three-probe separations from the perimeter for the case of probe alignment parallel to a wafer diameter. For certain processes, such as ion implantation, use of a wafer clamp during layer formation causes a p-n layer-to-substrate junction on the top surface of the wafer interior to the mechanical edge of the wafer. In these cases, the probe separation values above refer to the location of the measurement site with respect to such junctions.

6.9 In shallow or lightly-doped layers, an effect known as carrier redistribution will cause the number of free carriers in the layer to be different from the number of dopant atoms. As a result, sheet resistance values measured by this test method may be noticeably different from values calculated from models that imply the dopant and free-carrier depth profiles to be equivalent.

6.10 Surface and near-surface effects, such as the formation of hydrogen complexes with acceptors, may occur during or immediately after the fabrication of many thin films, particularly if lightly doped. They may also occur slowly with storage. These effects may be uniformly or nonuniformly distributed across the wafer surface. The result is to modify, generally by way of increasing, the measured sheet resistance. Two of the most prominent impacts of these effects are to make the results of a given process step appear to be more nonuniform than is actually the case, and to shift the absolute level of a reference wafer used to monitor the performance of the mapping tool so as to make the tool appear to be out of control.

## 7. Apparatus

#### 7.1 Specimen Preparation:

7.1.1 *Chemical Laboratory Apparatus*, such as plastic beakers, graduated cylinders, and plastic coated tweezers for use both with acids and with solvents. Proper facilities for handling and disposing of acids and their vapors are essential.

∯∯ F 1529 – 02

7.1.2 *Hot Plate*, large enough to heat wafer of interest to  $200^{\circ}$ C.

7.2 Probe Assembly:

7.2.1 *Four-Point Probe*, having conical probe tips of a durable material such as tungsten-carbide. The included angle of the tips shall be in the nominal range 45 to  $150^{\circ}$ . The probe tips shall be in a straight line with nominally equal separations in the range 250 µm (0.010 in.) to 1590 µm (0.0625 in.). An isolation resistance between adjacent probes, a factor of  $10^{5}$  larger than the sheet resistance of the film is required; a value of  $10^{9}\Omega$ , or greater, is recommended for the widest general application. Recommended tip radii and probe force values are slightly different depending upon whether the probe force is applied by springs, or deadweight, as follows:

7.2.1.1 Spring-Loaded Probes, should have tips that terminate in a radius in the nominal range 25 to 250  $\mu$ m or in a flat circular truncation of the cone with a circle diameter in the range 50 to 125  $\mu$ m. A probe force per pin of 0.25 to 2.0 N (approximately 25 to 200 gf) may be needed to cover the variety of films that are covered under the scope of this test method.

7.2.1.2 *Deadweight Loaded Probes*, should have probe tips that terminate in a radius of at least 19  $\mu$ m. A probe force per pin of 0.1 to 1 N (approximately 10 to 100 gf) may be needed to cover the variety of films that are covered under the scope of this test method.

NOTE 4-In general, the blunter the probe tip, the higher the probe force that is used to make good electrical contact to the layer. Conversely, the sharper the probe tip, or the thinner the layer, the lighter the probe force that should be used. The upper end of the allowed probe force range is generally used only for buried-peak conducting layers, such as MeV implants, or for high-resistivity, thick epitaxial layers. General experience indicates that there is not a simple specification of one or two combinations of probe radius and probe force that will cover all layers of interest. Recent experience with conditioning probe tips against materials such as a sapphire or non-polished ceramic substrate, or even on a piece of lapped silicon, indicates that the microroughness of the probe tip is a very important, but not-readily specifiable parameter for the proper probe type in a given application. The combination of probe radius and force that is chosen affects both the likelihood of probe penetration and the quality of electrical contact, which in turn affects the measurement noise and accuracy. A use test is given to aid in verifying appropriateness of a given probe for a specific layer type. Controlled lowering of the probe pins so that contact is made without lateral scrubbing of the probes against the wafer surface has been found to be very important.

7.3 Microscope:

7.3.1 The microscope for inspecting probe damage shall have a magnification of at least  $600 \times$ , and an eyepiece magnification no greater than  $15 \times$ . The microscope shall be capable of dark-field, interference contrast, or oblique illumination.

7.3.2 The microscope shall have a stage capable of moving the specimen in order to examine a number of adjacent damage marks made by each of the four probe points.

7.4 Measurement Stage:

7.4.1 *The Stage of the Wafer Prober*, shall have a vacuum chuck or comparable means of holding the wafer securely during measurement. This vacuum chuck should be of sufficient thermal mass to keep the wafer at a constant temperature, within 1°C, during the time required for all measurements. The

stage should be provided with stops, pins, engraved circles, or other means for accurately and repeatedly positioning wafers. For measurements on wafers where the deposited or fabricated film may extend over the edges of the substrate and make contact to the backside, a thin layer of mica, or other electrical insulator must be used between the wafer and the chuck.

7.4.2 *The Probe Assembly Support*, must allow the probes to be lowered onto the wafer surface with no evidence of lateral movement (probe skidding). This requirement can be verified by lowering and raising the probes a number of times onto a polished silicon surface with steps of 50 to 100  $\mu$ m between these locations, and then observing the probe damage marks for each of the probe points with the required microscope.

NOTE 5—For a probe with blunt tips or well-conditioned probe points, it is generally very difficult to view the probe damage with bright field illumination; use of dark-field, Nomarski, or oblique illumination is recommended. To aid in locating the probe damage, the formation of a grid of rectangles, by scribing, etching or other suitable process on a polished wafer surface, has been found helpful. The rectangles should be large enough to allow all four-probe points to be readily located within the boundaries and a number of probe impressions to be made within the confines of a single rectangle.

7.4.3 *The Wafer Probe Stage*, shall have a sufficient range of motion to allow probing all desired locations on the largest wafers to be measured. Except for restrictions on the exclusion of three-probe spacings at the perimeter of the layer being measured, the accuracy of sheet resistance measurements using this test method do not require any particular accuracy on the position coordinates.

Note 6—If this test method is used for referee measurements, uncertainty in position coordinates may produce accurate measurements at the locations measured but may make comparison of data more difficult. It is recommended that the wafer be centered on the stage with an accuracy of 1 mm, or better, and that all positions measured, have coordinates controlled with an accuracy of 10  $\mu$ m, or better, with respect to the center of the stage.

7.4.4 *The Wafer Stage*, shall be instrumented with a temperature monitor to be used for any application where the average sheet resistance of the layer is a parameter to be reported. The temperature monitor may be of any convenient type, but must be accurate to  $0.3^{\circ}$ C, or better.

7.5 Electrical Measuring Apparatus:

7.5.1 The conceptual layout of the electronic circuitry is shown in Fig. 1 for the case where a standard resistor is used to monitor the applied current. The standard resistor can be omitted if the current value is set or known directly.

7.5.1.1 Constant DC-Current Source—This must have sufficient compliance voltage to supply a constant current that results in a measured voltage drop on the specimen that is between 5 and 20 mV. Currents between  $10^{-6}$  and  $10^{-2}$  A are required if the sheet resistance range 1 to 20 000 Ω is to be covered. The output current must be stable to 0.01 %, or better, during the time required to take all data at each location; ripple and other noise must be less than 0.1 % of the d-c current level. A compliance voltage in excess of 10 V is generally not needed unless measurements must be made through a significant layer of oxide or other dielectric. A standard resistor (7.5.2) is needed to determine measurement current unless the current supply is in calibration and known to output a d-c current that

🕼 🕅 F 1529 – 02



FIG. 1 Schematic of Measurement Circuit Showing Use of a Standard Resistor and a Probe Wired for Configuration A

is within 0.1 % or better of the set-point value. A wet or dry battery may be used for the current source providing there is means for regulating the output current.

NOTE 7—The range of specimen voltage drops given in 7.5.1.1 is an operational compromise. It is based on keeping measurement values large enough so that voltage measurements with submicrovolt resolution are not required, that the precision attainable with the dual-configuration procedure is not limited by the number of significant figures in the measurement data, and that the risk of certain errors due to semiconductor effects occurring at higher measurement currents are avoided. However, for certain applications of interest, such as metal films and very heavily doped silicon substrates, it will generally be necessary to accept measurements with fewer significant figures or else to use a current supply with an output above the common maximum of 100 mA, or else to use a voltmeter with submicrovolt resolution.

7.5.1.2 *Standard Resistor*, used to monitor the value of the measurement current if the current supply does not meet the accuracy of settability given in 7.5.1.1. The standard resistor shall be selected to give a potential difference of 0.5 to 5 times that measured across the specimen. This requires the standard resistor to have a value from 2.5 to 25 times the sheet resistance of the layer. The value of the standard resistor must be known at least to four significant digits.

7.5.1.3 Switches—Double Pole, double throw switch for reversing the direction of the current, and four pole, double throw switch for changing the probe configuration. The switching functions may be accomplished by wafer switches or relays. Isolation between all switch poles or relays must be  $10^6$  times the sheet resistance of the layer being measured; isolation of  $10^9\Omega$ , or greater is recommended.

7.5.1.4 *Electronic Voltmeter*—To read the potential difference across the specimen and standard resistor, or if calibrated in conjunction with the current source, to read the voltage-current ratio directly. The voltmeter shall be capable of measuring d-c voltages between 1 and 100 mV full scale, and be able to resolve the measured voltages to 0.01 %, or better. The meter must have an input impedance of at least  $10^9\Omega$ .

7.5.2 Analog Test Circuit—Five resistors connected as shown in Fig. 2 shall be used according to the procedure of 11.3 for evaluating the accuracy and precision of the electronics in the presence of large series resistors simulating the probe contact resistances. Several circuits of this type may be needed



FIG. 2 Analog Test Circuit, Simulating the Contact Resistances in a Four-Probe Measurement

with the resistance of the central resistor, r, of each being, selected according to the expected sheet resistance of the layer to be measured, as listed in Table 2.

7.5.3 *Conductivity-Type Instrument*—Apparatus in accordance with Method A of Test Methods F 42.

7.6 *Computer Control*— It is intended that this test method will be under control of a computer for positioning the sample at each of the intended measurement sites, lowering the probes, and performing all necessary control of circuit switching, setting of current values, and measuring and logging voltages. It is beyond the scope of this test method to specify details of the computer-based automation.

### 8. Reagents and Materials

8.1 *Purity of Reagents*—All chemicals for which such specifications exist shall conform to the assay and impurity levels of Grade 1 SEMI specifications for these specific chemicals. Other grades may be used, provided it is first

TABLE 2 Nominal Values of the Standard Resistor and of the Center-Leg Resistor, r, for the Analog Circuit Appropriate to Various Sheet Resistance Ranges

|                            | -                                             |
|----------------------------|-----------------------------------------------|
| Sheet Resistance, $\Omega$ | Analog and Standard Resistor, $\Omega$ $^{A}$ |
| <2.5                       | 1                                             |
| 2–25                       | 10                                            |
| 20–250                     | 100                                           |
| 200-2500                   | 1000                                          |
| 2000–25 000                | 10 000                                        |

<sup>A</sup> The resistance shall be within a range from one-half to twice the value listed and its value shall be known to 0.05 %.



determined that the chemical is of sufficiently high purity to permit its use without lessening the accuracy of the test.

8.2 *Purity of Water*—Reference to water shall be understood to mean Type E-3 or better deionized (DI) water as described in Guide D 5127.

8.3 Qualification Wafers:

8.3.1 *Polished Silicon Wafers*, of any convenient diameter for making probe impressions to be inspected for general probe related damage and contact size and shape. It is useful to divide the surface into rectangular regions by use of scribe lines or similar technique to aid in locating a particular series of impressions under the inspection microscope.

8.3.2 One, or more, wafers from each of the processes to be evaluated, for testing the electrical suitability of a given probe for the intended evaluation.

8.4 *Reagents for Surface Treatment*—If surface treatment is required, the following chemicals may be needed:

8.4.1 *Buffered HF*, 10:1 or more dilute, in accordance with SEMI C23.

8.4.2 2-Propanol in accordance with SEMI C41.

8.4.3 Acetone in accordance with SEMI C19.

8.4.4 Filtered dry nitrogen.

## 9. Sampling

9.1 In the case of referee measurements, it is left to the parties to the test to agree upon the number of wafers from a batch, and their selection procedure, as well as the number and location of test positions on each wafer.

9.2 In the case of nonreferee measurements, for example, process control or research applications, it is left to the user of this test to determine the number and location of test positions on each wafer.

## **10.** Suitability of Test Specimen

10.1 The front and back surfaces of the wafer to be measured should be tested for conductivity type using Method A of Test Methods F 42. If they are of the same conductivity type, a thin sheet of insulating material, such as mica, should be placed between the wafer and the stage. This test is not necessary if the front and back surfaces are known to be of opposite conductivity type or if the layer is fully isolated from the substrate by a dielectric layer.

10.2 If the wafer to be measured was fabricated by a process that uses" finger" clamps or other types of clamping that intrude into the top surface area of the water, the wafer is unsuitable for use with sampling plans that require measurements within several probe spacings from the wafer perimeter.

# **11. Preparation of Apparatus**

11.1 Visual Inspection of Probe Impressions—This inspection should be performed when a new, rebuilt or reconditioned probe is first installed to get an initial indication of the mechanical performance of the probes. Once a probe is installed, meets the visual inspection criteria, and is left mounted, visual inspection of probe impressions is generally not needed; functional probe performance tests detailed in 11.2 generally suffice to qualify the probe for continued use. Further visual inspection of probe impressions is advised, however, when a probe has trouble meeting the requirements of 11.2.1. More routine inspection of probe impressions is also advised if probes are interchanged routinely for special applications, thus increasing the risk of changes in the alignment or rigidity of the probe mounting.

11.1.1 After selecting a probe for the intended application, make a series of at least 10 probe impressions on a polished silicon surface in steps of 50 to 125  $\mu$ m (0.002 to 0.005 in.). Examine the impressions from each of the pins to determine that there is no probe skidding, no cracks or fracture lines surrounding any of the impressions, and that the impressions are generally compact in nature (see Fig. 3).

11.1.2 If fracture lines are seen, the probe must be replaced, or conditioned on surfaces of ceramic, sapphire, lapped silicon or other suitable, non-contaminating material until sets of impressions can be made that do not exhibit fracture. After a conditioning process, it is useful to clean the probe tips with methanol on a cotton swab to loosen debris that may have collected in the tip.

11.1.3 If probe skidding is seen, tighten or otherwise adjust the probe clamp and probe lowering mechanism to eliminate skidding.

11.1.4 If non-compact probe impressions are seen, acceptable data may result, but the probe tip(s) are generally in an advanced state of wear and may not be stable with use.

11.2 Probe Performance Verification—This test must be performed before any series of referee measurements, or if a type of layer is being measured for which there is not past experience regarding proper selection of probe radius, load and conditioning. It qualifies a probe for taking highly repeatable measurements, as are needed for mapping spatial variations of sheet resistance, but does not ensure accuracy of measured value. It should be performed separately for each type of layer to be measured.

11.2.1 Select a wafer of the type to be checked for uniformity. At five different locations that are reasonably well separated on the wafer, make a series of 10 measurements



NOTE 1—All probe impressions were made with steps of about 50  $\mu$ m between impressions, and using probes loaded more heavily than would normally be done for measuring thin films; this was done to provide better photographic detail.

FIG. 3 Photographs of Three Indentations Each from (a) a Satisfactory Probe Tip, (b) a Badly Worn Probe Tip, (c) a Probe Tip Causing Conchoidal Fracture, (d) a Probe Tip Showing Skidding